115 lines
3.7 KiB
Diff
115 lines
3.7 KiB
Diff
|
From 1c070c4c4a7f46cf2f36b39832225e7fdb2074d5 Mon Sep 17 00:00:00 2001
|
||
|
From: Sebastian Reichel <sebastian.reichel@collabora.com>
|
||
|
Date: Thu, 6 Apr 2023 16:54:11 +0200
|
||
|
Subject: [PATCH 436/464] arm64: dts: rockchip: rk3588: add combo PHYs
|
||
|
|
||
|
Add all 3 combo PHYs that can be found in RK3588.
|
||
|
They are used for SATA, PCIe or USB3.
|
||
|
|
||
|
Signed-off-by: Sebastian Reichel <sebastian.reichel@collabora.com>
|
||
|
---
|
||
|
arch/arm64/boot/dts/rockchip/rk3588.dtsi | 21 ++++++++++++
|
||
|
arch/arm64/boot/dts/rockchip/rk3588s.dtsi | 42 +++++++++++++++++++++++
|
||
|
2 files changed, 63 insertions(+)
|
||
|
|
||
|
diff --git a/arch/arm64/boot/dts/rockchip/rk3588.dtsi b/arch/arm64/boot/dts/rockchip/rk3588.dtsi
|
||
|
index 8be75556af8f..9d8539b5309b 100644
|
||
|
--- a/arch/arm64/boot/dts/rockchip/rk3588.dtsi
|
||
|
+++ b/arch/arm64/boot/dts/rockchip/rk3588.dtsi
|
||
|
@@ -7,6 +7,11 @@
|
||
|
#include "rk3588-pinctrl.dtsi"
|
||
|
|
||
|
/ {
|
||
|
+ pipe_phy1_grf: syscon@fd5c0000 {
|
||
|
+ compatible = "rockchip,rk3588-pipe-phy-grf", "syscon";
|
||
|
+ reg = <0x0 0xfd5c0000 0x0 0x100>;
|
||
|
+ };
|
||
|
+
|
||
|
i2s8_8ch: i2s@fddc8000 {
|
||
|
compatible = "rockchip,rk3588-i2s-tdm";
|
||
|
reg = <0x0 0xfddc8000 0x0 0x1000>;
|
||
|
@@ -123,4 +128,20 @@ gmac0_mtl_tx_setup: tx-queues-config {
|
||
|
queue1 {};
|
||
|
};
|
||
|
};
|
||
|
+
|
||
|
+ combphy1_ps: phy@fee10000 {
|
||
|
+ compatible = "rockchip,rk3588-naneng-combphy";
|
||
|
+ reg = <0x0 0xfee10000 0x0 0x100>;
|
||
|
+ #phy-cells = <1>;
|
||
|
+ clocks = <&cru CLK_REF_PIPE_PHY1>, <&cru PCLK_PCIE_COMBO_PIPE_PHY1>,
|
||
|
+ <&cru PCLK_PHP_ROOT>;
|
||
|
+ clock-names = "ref", "apb", "pipe";
|
||
|
+ assigned-clocks = <&cru CLK_REF_PIPE_PHY1>;
|
||
|
+ assigned-clock-rates = <100000000>;
|
||
|
+ resets = <&cru SRST_REF_PIPE_PHY1>, <&cru SRST_P_PCIE2_PHY1>;
|
||
|
+ reset-names = "phy", "apb";
|
||
|
+ rockchip,pipe-grf = <&php_grf>;
|
||
|
+ rockchip,pipe-phy-grf = <&pipe_phy1_grf>;
|
||
|
+ status = "disabled";
|
||
|
+ };
|
||
|
};
|
||
|
diff --git a/arch/arm64/boot/dts/rockchip/rk3588s.dtsi b/arch/arm64/boot/dts/rockchip/rk3588s.dtsi
|
||
|
index 2ee12ca98824..e51cd3250ad0 100644
|
||
|
--- a/arch/arm64/boot/dts/rockchip/rk3588s.dtsi
|
||
|
+++ b/arch/arm64/boot/dts/rockchip/rk3588s.dtsi
|
||
|
@@ -953,6 +953,16 @@ php_grf: syscon@fd5b0000 {
|
||
|
reg = <0x0 0xfd5b0000 0x0 0x1000>;
|
||
|
};
|
||
|
|
||
|
+ pipe_phy0_grf: syscon@fd5bc000 {
|
||
|
+ compatible = "rockchip,rk3588-pipe-phy-grf", "syscon";
|
||
|
+ reg = <0x0 0xfd5bc000 0x0 0x100>;
|
||
|
+ };
|
||
|
+
|
||
|
+ pipe_phy2_grf: syscon@fd5c4000 {
|
||
|
+ compatible = "rockchip,rk3588-pipe-phy-grf", "syscon";
|
||
|
+ reg = <0x0 0xfd5c4000 0x0 0x100>;
|
||
|
+ };
|
||
|
+
|
||
|
ioc: syscon@fd5f0000 {
|
||
|
compatible = "rockchip,rk3588-ioc", "syscon";
|
||
|
reg = <0x0 0xfd5f0000 0x0 0x10000>;
|
||
|
@@ -2489,6 +2499,38 @@ dmac2: dma-controller@fed10000 {
|
||
|
#dma-cells = <1>;
|
||
|
};
|
||
|
|
||
|
+ combphy0_ps: phy@fee00000 {
|
||
|
+ compatible = "rockchip,rk3588-naneng-combphy";
|
||
|
+ reg = <0x0 0xfee00000 0x0 0x100>;
|
||
|
+ #phy-cells = <1>;
|
||
|
+ clocks = <&cru CLK_REF_PIPE_PHY0>, <&cru PCLK_PCIE_COMBO_PIPE_PHY0>,
|
||
|
+ <&cru PCLK_PHP_ROOT>;
|
||
|
+ clock-names = "ref", "apb", "pipe";
|
||
|
+ assigned-clocks = <&cru CLK_REF_PIPE_PHY0>;
|
||
|
+ assigned-clock-rates = <100000000>;
|
||
|
+ resets = <&cru SRST_REF_PIPE_PHY0>, <&cru SRST_P_PCIE2_PHY0>;
|
||
|
+ reset-names = "phy", "apb";
|
||
|
+ rockchip,pipe-grf = <&php_grf>;
|
||
|
+ rockchip,pipe-phy-grf = <&pipe_phy0_grf>;
|
||
|
+ status = "disabled";
|
||
|
+ };
|
||
|
+
|
||
|
+ combphy2_psu: phy@fee20000 {
|
||
|
+ compatible = "rockchip,rk3588-naneng-combphy";
|
||
|
+ reg = <0x0 0xfee20000 0x0 0x100>;
|
||
|
+ #phy-cells = <1>;
|
||
|
+ clocks = <&cru CLK_REF_PIPE_PHY2>, <&cru PCLK_PCIE_COMBO_PIPE_PHY2>,
|
||
|
+ <&cru PCLK_PHP_ROOT>;
|
||
|
+ clock-names = "ref", "apb", "pipe";
|
||
|
+ assigned-clocks = <&cru CLK_REF_PIPE_PHY2>;
|
||
|
+ assigned-clock-rates = <100000000>;
|
||
|
+ resets = <&cru SRST_REF_PIPE_PHY2>, <&cru SRST_P_PCIE2_PHY2>;
|
||
|
+ reset-names = "phy", "apb";
|
||
|
+ rockchip,pipe-grf = <&php_grf>;
|
||
|
+ rockchip,pipe-phy-grf = <&pipe_phy2_grf>;
|
||
|
+ status = "disabled";
|
||
|
+ };
|
||
|
+
|
||
|
system_sram2: sram@ff001000 {
|
||
|
compatible = "mmio-sram";
|
||
|
reg = <0x0 0xff001000 0x0 0xef000>;
|
||
|
--
|
||
|
2.34.1
|
||
|
|