1084 lines
31 KiB
Diff
1084 lines
31 KiB
Diff
|
From e07dd04b6af66325e3dee7a88aa8c6be5a8cb472 Mon Sep 17 00:00:00 2001
|
||
|
From: ashthespy <ashthespy@gmail.com>
|
||
|
Date: Mon, 3 Feb 2020 15:26:23 +0100
|
||
|
Subject: [PATCH 16/23] ASoC: rockchip: add support for rockchip i2s/tdm
|
||
|
controller
|
||
|
|
||
|
From 018d1c86c16617eaae1b9fd0d07cc2c70c11006f Mon Sep 17 00:00:00 2001
|
||
|
From: Sugar Zhang <sugar.zhang@rock-chips.com>
|
||
|
Date: Sat, 24 Mar 2018 17:01:49 +0800
|
||
|
Subject: [PATCH] ASoC: rockchip: add support for rockchip i2s/tdm controller
|
||
|
|
||
|
This patch is add for rockchip i2s/tdm controller.
|
||
|
|
||
|
Change-Id: I428e311402220ff14441c48e13fa51356ced46e8
|
||
|
Signed-off-by: Sugar Zhang <sugar.zhang@rock-chips.com>
|
||
|
---
|
||
|
.../bindings/sound/rockchip,i2s-tdm.txt | 42 ++
|
||
|
sound/soc/rockchip/Kconfig | 9 +
|
||
|
sound/soc/rockchip/Makefile | 2 +
|
||
|
sound/soc/rockchip/rockchip_i2s_tdm.c | 700 ++++++++++++++++++
|
||
|
sound/soc/rockchip/rockchip_i2s_tdm.h | 256 +++++++
|
||
|
5 files changed, 1009 insertions(+)
|
||
|
create mode 100644 Documentation/devicetree/bindings/sound/rockchip,i2s-tdm.txt
|
||
|
create mode 100644 sound/soc/rockchip/rockchip_i2s_tdm.c
|
||
|
create mode 100644 sound/soc/rockchip/rockchip_i2s_tdm.h
|
||
|
|
||
|
diff --git a/Documentation/devicetree/bindings/sound/rockchip,i2s-tdm.txt b/Documentation/devicetree/bindings/sound/rockchip,i2s-tdm.txt
|
||
|
new file mode 100644
|
||
|
index 000000000000..e26e72e3315f
|
||
|
--- /dev/null
|
||
|
+++ b/Documentation/devicetree/bindings/sound/rockchip,i2s-tdm.txt
|
||
|
@@ -0,0 +1,42 @@
|
||
|
+* Rockchip I2S/TDM controller
|
||
|
+
|
||
|
+Required properties:
|
||
|
+
|
||
|
+- compatible: should be one of the following
|
||
|
+ - "rockchip,rk3308-i2s-tdm": for rk3308
|
||
|
+- reg: physical base address of the controller and length of memory mapped
|
||
|
+ region.
|
||
|
+- interrupts: should contain the I2S interrupt.
|
||
|
+- dmas: DMA specifiers for tx and rx dma. See the DMA client binding,
|
||
|
+ Documentation/devicetree/bindings/dma/dma.txt
|
||
|
+- dma-names: should include "tx" and "rx".
|
||
|
+- clocks: a list of phandle + clock-specifer pairs, one for each entry in clock-names.
|
||
|
+- clock-names: clock names.
|
||
|
+- rockchip,bclk-fs: configure the bclk fs.
|
||
|
+
|
||
|
+Example for rk3308 I2S/TDM controller:
|
||
|
+
|
||
|
+i2s_8ch_0: i2s@ff300000 {
|
||
|
+ compatible = "rockchip,rk3308-i2s-tdm";
|
||
|
+ reg = <0x0 0xff300000 0x0 0x1000>;
|
||
|
+ interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
|
||
|
+ clocks = <&cru SCLK_I2S0_8CH_TX>, <&cru SCLK_I2S0_8CH_RX>, <&cru HCLK_I2S0_8CH>;
|
||
|
+ clock-names = "mclk_tx", "mclk_rx", "hclk";
|
||
|
+ dmas = <&dmac1 0>, <&dmac1 1>;
|
||
|
+ dma-names = "tx", "rx";
|
||
|
+ pinctrl-names = "default";
|
||
|
+ pinctrl-0 = <&i2s_8ch_0_sclktx
|
||
|
+ &i2s_8ch_0_sclkrx
|
||
|
+ &i2s_8ch_0_lrcktx
|
||
|
+ &i2s_8ch_0_lrckrx
|
||
|
+ &i2s_8ch_0_sdi0
|
||
|
+ &i2s_8ch_0_sdi1
|
||
|
+ &i2s_8ch_0_sdi2
|
||
|
+ &i2s_8ch_0_sdi3
|
||
|
+ &i2s_8ch_0_sdo0
|
||
|
+ &i2s_8ch_0_sdo1
|
||
|
+ &i2s_8ch_0_sdo2
|
||
|
+ &i2s_8ch_0_sdo3
|
||
|
+ &i2s_8ch_0_mclk>;
|
||
|
+ status = "disabled";
|
||
|
+};
|
||
|
diff --git a/sound/soc/rockchip/Kconfig b/sound/soc/rockchip/Kconfig
|
||
|
index d610b553ea3b..25e26d85c2d1 100644
|
||
|
--- a/sound/soc/rockchip/Kconfig
|
||
|
+++ b/sound/soc/rockchip/Kconfig
|
||
|
@@ -16,6 +16,15 @@ config SND_SOC_ROCKCHIP_I2S
|
||
|
Rockchip I2S device. The device supports upto maximum of
|
||
|
8 channels each for play and record.
|
||
|
|
||
|
+config SND_SOC_ROCKCHIP_I2S_TDM
|
||
|
+ tristate "Rockchip I2S/TDM Device Driver"
|
||
|
+ depends on CLKDEV_LOOKUP && SND_SOC_ROCKCHIP
|
||
|
+ select SND_SOC_GENERIC_DMAENGINE_PCM
|
||
|
+ help
|
||
|
+ Say Y or M if you want to add support for I2S/TDM driver for
|
||
|
+ Rockchip I2S/TDM device. The device supports up to maximum of
|
||
|
+ 8 channels each for play and record.
|
||
|
+
|
||
|
config SND_SOC_ROCKCHIP_PDM
|
||
|
tristate "Rockchip PDM Controller Driver"
|
||
|
depends on CLKDEV_LOOKUP && SND_SOC_ROCKCHIP
|
||
|
diff --git a/sound/soc/rockchip/Makefile b/sound/soc/rockchip/Makefile
|
||
|
index 65e814d46006..b10f5e7b136d 100644
|
||
|
--- a/sound/soc/rockchip/Makefile
|
||
|
+++ b/sound/soc/rockchip/Makefile
|
||
|
@@ -1,11 +1,13 @@
|
||
|
# SPDX-License-Identifier: GPL-2.0
|
||
|
# ROCKCHIP Platform Support
|
||
|
snd-soc-rockchip-i2s-objs := rockchip_i2s.o
|
||
|
+snd-soc-rockchip-i2s-tdm-objs := rockchip_i2s_tdm.o
|
||
|
snd-soc-rockchip-pcm-objs := rockchip_pcm.o
|
||
|
snd-soc-rockchip-pdm-objs := rockchip_pdm.o
|
||
|
snd-soc-rockchip-spdif-objs := rockchip_spdif.o
|
||
|
|
||
|
obj-$(CONFIG_SND_SOC_ROCKCHIP_I2S) += snd-soc-rockchip-i2s.o snd-soc-rockchip-pcm.o
|
||
|
+obj-$(CONFIG_SND_SOC_ROCKCHIP_I2S_TDM) += snd-soc-rockchip-i2s-tdm.o
|
||
|
obj-$(CONFIG_SND_SOC_ROCKCHIP_PDM) += snd-soc-rockchip-pdm.o
|
||
|
obj-$(CONFIG_SND_SOC_ROCKCHIP_SPDIF) += snd-soc-rockchip-spdif.o
|
||
|
|
||
|
diff --git a/sound/soc/rockchip/rockchip_i2s_tdm.c b/sound/soc/rockchip/rockchip_i2s_tdm.c
|
||
|
new file mode 100644
|
||
|
index 000000000000..39c1b98f9593
|
||
|
--- /dev/null
|
||
|
+++ b/sound/soc/rockchip/rockchip_i2s_tdm.c
|
||
|
@@ -0,0 +1,700 @@
|
||
|
+/* sound/soc/rockchip/rockchip_i2s_tdm.c
|
||
|
+ *
|
||
|
+ * ALSA SoC Audio Layer - Rockchip I2S/TDM Controller driver
|
||
|
+ *
|
||
|
+ * Copyright (c) 2018 Rockchip Electronics Co. Ltd.
|
||
|
+ * Author: Sugar Zhang <sugar.zhang@rock-chips.com>
|
||
|
+ *
|
||
|
+ * This program is free software; you can redistribute it and/or modify
|
||
|
+ * it under the terms of the GNU General Public License version 2 as
|
||
|
+ * published by the Free Software Foundation.
|
||
|
+ */
|
||
|
+
|
||
|
+#include <linux/module.h>
|
||
|
+#include <linux/mfd/syscon.h>
|
||
|
+#include <linux/delay.h>
|
||
|
+#include <linux/of_gpio.h>
|
||
|
+#include <linux/of_device.h>
|
||
|
+#include <linux/clk.h>
|
||
|
+#include <linux/pm_runtime.h>
|
||
|
+#include <linux/regmap.h>
|
||
|
+#include <sound/pcm_params.h>
|
||
|
+#include <sound/dmaengine_pcm.h>
|
||
|
+
|
||
|
+#include "rockchip_i2s_tdm.h"
|
||
|
+
|
||
|
+#define DRV_NAME "rockchip-i2s-tdm"
|
||
|
+
|
||
|
+struct rk_i2s_tdm_dev {
|
||
|
+ struct device *dev;
|
||
|
+ struct clk *hclk;
|
||
|
+ struct clk *mclk_tx;
|
||
|
+ struct clk *mclk_rx;
|
||
|
+ struct regmap *regmap;
|
||
|
+ struct snd_dmaengine_dai_dma_data capture_dma_data;
|
||
|
+ struct snd_dmaengine_dai_dma_data playback_dma_data;
|
||
|
+
|
||
|
+ bool is_master_mode;
|
||
|
+ unsigned int bclk_fs;
|
||
|
+};
|
||
|
+
|
||
|
+static int i2s_tdm_runtime_suspend(struct device *dev)
|
||
|
+{
|
||
|
+ struct rk_i2s_tdm_dev *i2s_tdm = dev_get_drvdata(dev);
|
||
|
+
|
||
|
+ regcache_cache_only(i2s_tdm->regmap, true);
|
||
|
+ if (!IS_ERR(i2s_tdm->mclk_tx))
|
||
|
+ clk_disable_unprepare(i2s_tdm->mclk_tx);
|
||
|
+ if (!IS_ERR(i2s_tdm->mclk_rx))
|
||
|
+ clk_disable_unprepare(i2s_tdm->mclk_rx);
|
||
|
+
|
||
|
+ return 0;
|
||
|
+}
|
||
|
+
|
||
|
+static int i2s_tdm_runtime_resume(struct device *dev)
|
||
|
+{
|
||
|
+ struct rk_i2s_tdm_dev *i2s_tdm = dev_get_drvdata(dev);
|
||
|
+ int ret;
|
||
|
+
|
||
|
+ if (!IS_ERR(i2s_tdm->mclk_tx))
|
||
|
+ clk_prepare_enable(i2s_tdm->mclk_tx);
|
||
|
+ if (!IS_ERR(i2s_tdm->mclk_rx))
|
||
|
+ clk_prepare_enable(i2s_tdm->mclk_rx);
|
||
|
+
|
||
|
+ regcache_cache_only(i2s_tdm->regmap, false);
|
||
|
+ regcache_mark_dirty(i2s_tdm->regmap);
|
||
|
+
|
||
|
+ ret = regcache_sync(i2s_tdm->regmap);
|
||
|
+ if (ret) {
|
||
|
+ if (!IS_ERR(i2s_tdm->mclk_tx))
|
||
|
+ clk_disable_unprepare(i2s_tdm->mclk_tx);
|
||
|
+ if (!IS_ERR(i2s_tdm->mclk_rx))
|
||
|
+ clk_disable_unprepare(i2s_tdm->mclk_rx);
|
||
|
+ }
|
||
|
+
|
||
|
+ return ret;
|
||
|
+}
|
||
|
+
|
||
|
+static inline struct rk_i2s_tdm_dev *to_info(struct snd_soc_dai *dai)
|
||
|
+{
|
||
|
+ return snd_soc_dai_get_drvdata(dai);
|
||
|
+}
|
||
|
+
|
||
|
+static void rockchip_snd_txctrl(struct rk_i2s_tdm_dev *i2s_tdm, int on)
|
||
|
+{
|
||
|
+ unsigned int val = 0;
|
||
|
+ int retry = 10;
|
||
|
+
|
||
|
+ if (on) {
|
||
|
+ regmap_update_bits(i2s_tdm->regmap, I2S_DMACR,
|
||
|
+ I2S_DMACR_TDE_ENABLE, I2S_DMACR_TDE_ENABLE);
|
||
|
+
|
||
|
+ regmap_update_bits(i2s_tdm->regmap, I2S_XFER,
|
||
|
+ I2S_XFER_TXS_START,
|
||
|
+ I2S_XFER_TXS_START);
|
||
|
+ } else {
|
||
|
+ regmap_update_bits(i2s_tdm->regmap, I2S_DMACR,
|
||
|
+ I2S_DMACR_TDE_ENABLE, I2S_DMACR_TDE_DISABLE);
|
||
|
+
|
||
|
+ regmap_update_bits(i2s_tdm->regmap, I2S_XFER,
|
||
|
+ I2S_XFER_TXS_START,
|
||
|
+ I2S_XFER_TXS_STOP);
|
||
|
+
|
||
|
+ udelay(150);
|
||
|
+ regmap_update_bits(i2s_tdm->regmap, I2S_CLR,
|
||
|
+ I2S_CLR_TXC,
|
||
|
+ I2S_CLR_TXC);
|
||
|
+
|
||
|
+ regmap_read(i2s_tdm->regmap, I2S_CLR, &val);
|
||
|
+
|
||
|
+ /* Should wait for clear operation to finish */
|
||
|
+ while (val) {
|
||
|
+ regmap_read(i2s_tdm->regmap, I2S_CLR, &val);
|
||
|
+ retry--;
|
||
|
+ if (!retry) {
|
||
|
+ dev_warn(i2s_tdm->dev, "fail to clear\n");
|
||
|
+ break;
|
||
|
+ }
|
||
|
+ }
|
||
|
+ }
|
||
|
+}
|
||
|
+
|
||
|
+static void rockchip_snd_rxctrl(struct rk_i2s_tdm_dev *i2s_tdm, int on)
|
||
|
+{
|
||
|
+ unsigned int val = 0;
|
||
|
+ int retry = 10;
|
||
|
+
|
||
|
+ if (on) {
|
||
|
+ regmap_update_bits(i2s_tdm->regmap, I2S_DMACR,
|
||
|
+ I2S_DMACR_RDE_ENABLE, I2S_DMACR_RDE_ENABLE);
|
||
|
+
|
||
|
+ regmap_update_bits(i2s_tdm->regmap, I2S_XFER,
|
||
|
+ I2S_XFER_RXS_START,
|
||
|
+ I2S_XFER_RXS_START);
|
||
|
+ } else {
|
||
|
+ regmap_update_bits(i2s_tdm->regmap, I2S_DMACR,
|
||
|
+ I2S_DMACR_RDE_ENABLE, I2S_DMACR_RDE_DISABLE);
|
||
|
+
|
||
|
+ regmap_update_bits(i2s_tdm->regmap, I2S_XFER,
|
||
|
+ I2S_XFER_RXS_START,
|
||
|
+ I2S_XFER_RXS_STOP);
|
||
|
+
|
||
|
+ udelay(150);
|
||
|
+ regmap_update_bits(i2s_tdm->regmap, I2S_CLR,
|
||
|
+ I2S_CLR_RXC,
|
||
|
+ I2S_CLR_RXC);
|
||
|
+
|
||
|
+ regmap_read(i2s_tdm->regmap, I2S_CLR, &val);
|
||
|
+
|
||
|
+ /* Should wait for clear operation to finish */
|
||
|
+ while (val) {
|
||
|
+ regmap_read(i2s_tdm->regmap, I2S_CLR, &val);
|
||
|
+ retry--;
|
||
|
+ if (!retry) {
|
||
|
+ dev_warn(i2s_tdm->dev, "fail to clear\n");
|
||
|
+ break;
|
||
|
+ }
|
||
|
+ }
|
||
|
+ }
|
||
|
+}
|
||
|
+
|
||
|
+static int rockchip_i2s_tdm_set_fmt(struct snd_soc_dai *cpu_dai,
|
||
|
+ unsigned int fmt)
|
||
|
+{
|
||
|
+ struct rk_i2s_tdm_dev *i2s_tdm = to_info(cpu_dai);
|
||
|
+ unsigned int mask = 0, val = 0;
|
||
|
+ int ret = 0;
|
||
|
+
|
||
|
+ pm_runtime_get_sync(cpu_dai->dev);
|
||
|
+ mask = I2S_CKR_MSS_MASK;
|
||
|
+ switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
|
||
|
+ case SND_SOC_DAIFMT_CBS_CFS:
|
||
|
+ /* Set source clock in Master mode */
|
||
|
+ val = I2S_CKR_MSS_MASTER;
|
||
|
+ i2s_tdm->is_master_mode = true;
|
||
|
+ break;
|
||
|
+ case SND_SOC_DAIFMT_CBM_CFM:
|
||
|
+ val = I2S_CKR_MSS_SLAVE;
|
||
|
+ i2s_tdm->is_master_mode = false;
|
||
|
+ break;
|
||
|
+ default:
|
||
|
+ ret = -EINVAL;
|
||
|
+ goto err_pm_put;
|
||
|
+ }
|
||
|
+
|
||
|
+ regmap_update_bits(i2s_tdm->regmap, I2S_CKR, mask, val);
|
||
|
+
|
||
|
+ mask = I2S_CKR_CKP_MASK;
|
||
|
+ switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
|
||
|
+ case SND_SOC_DAIFMT_NB_NF:
|
||
|
+ val = I2S_CKR_CKP_NEG;
|
||
|
+ break;
|
||
|
+ case SND_SOC_DAIFMT_IB_NF:
|
||
|
+ val = I2S_CKR_CKP_POS;
|
||
|
+ break;
|
||
|
+ default:
|
||
|
+ ret = -EINVAL;
|
||
|
+ goto err_pm_put;
|
||
|
+ }
|
||
|
+
|
||
|
+ regmap_update_bits(i2s_tdm->regmap, I2S_CKR, mask, val);
|
||
|
+
|
||
|
+ mask = I2S_TXCR_IBM_MASK | I2S_TXCR_TFS_MASK | I2S_TXCR_PBM_MASK;
|
||
|
+ switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
|
||
|
+ case SND_SOC_DAIFMT_RIGHT_J:
|
||
|
+ val = I2S_TXCR_IBM_RSJM;
|
||
|
+ break;
|
||
|
+ case SND_SOC_DAIFMT_LEFT_J:
|
||
|
+ val = I2S_TXCR_IBM_LSJM;
|
||
|
+ break;
|
||
|
+ case SND_SOC_DAIFMT_I2S:
|
||
|
+ val = I2S_TXCR_IBM_NORMAL;
|
||
|
+ break;
|
||
|
+ case SND_SOC_DAIFMT_DSP_A: /* PCM no delay mode */
|
||
|
+ val = I2S_TXCR_TFS_PCM;
|
||
|
+ break;
|
||
|
+ case SND_SOC_DAIFMT_DSP_B: /* PCM delay 1 mode */
|
||
|
+ val = I2S_TXCR_TFS_PCM | I2S_TXCR_PBM_MODE(1);
|
||
|
+ break;
|
||
|
+ default:
|
||
|
+ ret = -EINVAL;
|
||
|
+ goto err_pm_put;
|
||
|
+ }
|
||
|
+
|
||
|
+ regmap_update_bits(i2s_tdm->regmap, I2S_TXCR, mask, val);
|
||
|
+
|
||
|
+ mask = I2S_RXCR_IBM_MASK | I2S_RXCR_TFS_MASK | I2S_RXCR_PBM_MASK;
|
||
|
+ switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
|
||
|
+ case SND_SOC_DAIFMT_RIGHT_J:
|
||
|
+ val = I2S_RXCR_IBM_RSJM;
|
||
|
+ break;
|
||
|
+ case SND_SOC_DAIFMT_LEFT_J:
|
||
|
+ val = I2S_RXCR_IBM_LSJM;
|
||
|
+ break;
|
||
|
+ case SND_SOC_DAIFMT_I2S:
|
||
|
+ val = I2S_RXCR_IBM_NORMAL;
|
||
|
+ break;
|
||
|
+ case SND_SOC_DAIFMT_DSP_A: /* PCM no delay mode */
|
||
|
+ val = I2S_RXCR_TFS_PCM;
|
||
|
+ break;
|
||
|
+ case SND_SOC_DAIFMT_DSP_B: /* PCM delay 1 mode */
|
||
|
+ val = I2S_RXCR_TFS_PCM | I2S_RXCR_PBM_MODE(1);
|
||
|
+ break;
|
||
|
+ default:
|
||
|
+ ret = -EINVAL;
|
||
|
+ goto err_pm_put;
|
||
|
+ }
|
||
|
+
|
||
|
+ regmap_update_bits(i2s_tdm->regmap, I2S_RXCR, mask, val);
|
||
|
+
|
||
|
+err_pm_put:
|
||
|
+ pm_runtime_put(cpu_dai->dev);
|
||
|
+
|
||
|
+ return ret;
|
||
|
+}
|
||
|
+
|
||
|
+static int rockchip_i2s_tdm_hw_params(struct snd_pcm_substream *substream,
|
||
|
+ struct snd_pcm_hw_params *params,
|
||
|
+ struct snd_soc_dai *dai)
|
||
|
+{
|
||
|
+ struct rk_i2s_tdm_dev *i2s_tdm = to_info(dai);
|
||
|
+ struct snd_soc_pcm_runtime *rtd = substream->private_data;
|
||
|
+ struct clk *mclk;
|
||
|
+ unsigned int val = 0;
|
||
|
+ unsigned int mclk_rate, bclk_rate, div_bclk, div_lrck;
|
||
|
+
|
||
|
+ if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
|
||
|
+ mclk = i2s_tdm->mclk_tx;
|
||
|
+ else
|
||
|
+ mclk = i2s_tdm->mclk_rx;
|
||
|
+
|
||
|
+ if (i2s_tdm->is_master_mode) {
|
||
|
+ mclk_rate = clk_get_rate(mclk);
|
||
|
+ bclk_rate = i2s_tdm->bclk_fs * params_rate(params);
|
||
|
+ if (!bclk_rate)
|
||
|
+ return -EINVAL;
|
||
|
+
|
||
|
+ div_bclk = DIV_ROUND_CLOSEST(mclk_rate, bclk_rate);
|
||
|
+ div_lrck = bclk_rate / params_rate(params);
|
||
|
+ if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
|
||
|
+ regmap_update_bits(i2s_tdm->regmap, I2S_CLKDIV,
|
||
|
+ I2S_CLKDIV_TXM_MASK,
|
||
|
+ I2S_CLKDIV_TXM(div_bclk));
|
||
|
+ regmap_update_bits(i2s_tdm->regmap, I2S_CKR,
|
||
|
+ I2S_CKR_TSD_MASK,
|
||
|
+ I2S_CKR_TSD(div_lrck));
|
||
|
+ } else {
|
||
|
+ regmap_update_bits(i2s_tdm->regmap, I2S_CLKDIV,
|
||
|
+ I2S_CLKDIV_RXM_MASK,
|
||
|
+ I2S_CLKDIV_RXM(div_bclk));
|
||
|
+ regmap_update_bits(i2s_tdm->regmap, I2S_CKR,
|
||
|
+ I2S_CKR_RSD_MASK,
|
||
|
+ I2S_CKR_RSD(div_lrck));
|
||
|
+ }
|
||
|
+ }
|
||
|
+
|
||
|
+ switch (params_format(params)) {
|
||
|
+ case SNDRV_PCM_FORMAT_S8:
|
||
|
+ val |= I2S_TXCR_VDW(8);
|
||
|
+ break;
|
||
|
+ case SNDRV_PCM_FORMAT_S16_LE:
|
||
|
+ val |= I2S_TXCR_VDW(16);
|
||
|
+ break;
|
||
|
+ case SNDRV_PCM_FORMAT_S20_3LE:
|
||
|
+ val |= I2S_TXCR_VDW(20);
|
||
|
+ break;
|
||
|
+ case SNDRV_PCM_FORMAT_S24_LE:
|
||
|
+ val |= I2S_TXCR_VDW(24);
|
||
|
+ break;
|
||
|
+ case SNDRV_PCM_FORMAT_S32_LE:
|
||
|
+ val |= I2S_TXCR_VDW(32);
|
||
|
+ break;
|
||
|
+ default:
|
||
|
+ return -EINVAL;
|
||
|
+ }
|
||
|
+
|
||
|
+ switch (params_channels(params)) {
|
||
|
+ case 8:
|
||
|
+ val |= I2S_CHN_8;
|
||
|
+ break;
|
||
|
+ case 6:
|
||
|
+ val |= I2S_CHN_6;
|
||
|
+ break;
|
||
|
+ case 4:
|
||
|
+ val |= I2S_CHN_4;
|
||
|
+ break;
|
||
|
+ case 2:
|
||
|
+ val |= I2S_CHN_2;
|
||
|
+ break;
|
||
|
+ default:
|
||
|
+ dev_err(i2s_tdm->dev, "invalid channel: %d\n",
|
||
|
+ params_channels(params));
|
||
|
+ return -EINVAL;
|
||
|
+ }
|
||
|
+
|
||
|
+ if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
|
||
|
+ regmap_update_bits(i2s_tdm->regmap, I2S_RXCR,
|
||
|
+ I2S_RXCR_VDW_MASK | I2S_RXCR_CSR_MASK,
|
||
|
+ val);
|
||
|
+ else
|
||
|
+ regmap_update_bits(i2s_tdm->regmap, I2S_TXCR,
|
||
|
+ I2S_TXCR_VDW_MASK | I2S_TXCR_CSR_MASK,
|
||
|
+ val);
|
||
|
+
|
||
|
+ regmap_update_bits(i2s_tdm->regmap, I2S_DMACR, I2S_DMACR_TDL_MASK,
|
||
|
+ I2S_DMACR_TDL(16));
|
||
|
+ regmap_update_bits(i2s_tdm->regmap, I2S_DMACR, I2S_DMACR_RDL_MASK,
|
||
|
+ I2S_DMACR_RDL(16));
|
||
|
+
|
||
|
+ val = I2S_CKR_TRCM_TXRX;
|
||
|
+ if (dai->driver->symmetric_rates && rtd->dai_link->symmetric_rates)
|
||
|
+ val = I2S_CKR_TRCM_TXONLY;
|
||
|
+
|
||
|
+ regmap_update_bits(i2s_tdm->regmap, I2S_CKR,
|
||
|
+ I2S_CKR_TRCM_MASK,
|
||
|
+ val);
|
||
|
+ return 0;
|
||
|
+}
|
||
|
+
|
||
|
+static int rockchip_i2s_tdm_trigger(struct snd_pcm_substream *substream,
|
||
|
+ int cmd, struct snd_soc_dai *dai)
|
||
|
+{
|
||
|
+ struct rk_i2s_tdm_dev *i2s_tdm = to_info(dai);
|
||
|
+ int ret = 0;
|
||
|
+
|
||
|
+ switch (cmd) {
|
||
|
+ case SNDRV_PCM_TRIGGER_START:
|
||
|
+ case SNDRV_PCM_TRIGGER_RESUME:
|
||
|
+ case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
|
||
|
+ if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
|
||
|
+ rockchip_snd_rxctrl(i2s_tdm, 1);
|
||
|
+ else
|
||
|
+ rockchip_snd_txctrl(i2s_tdm, 1);
|
||
|
+ break;
|
||
|
+ case SNDRV_PCM_TRIGGER_SUSPEND:
|
||
|
+ case SNDRV_PCM_TRIGGER_STOP:
|
||
|
+ case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
|
||
|
+ if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
|
||
|
+ rockchip_snd_rxctrl(i2s_tdm, 0);
|
||
|
+ else
|
||
|
+ rockchip_snd_txctrl(i2s_tdm, 0);
|
||
|
+ break;
|
||
|
+ default:
|
||
|
+ ret = -EINVAL;
|
||
|
+ break;
|
||
|
+ }
|
||
|
+
|
||
|
+ return ret;
|
||
|
+}
|
||
|
+
|
||
|
+static int rockchip_i2s_tdm_set_sysclk(struct snd_soc_dai *cpu_dai, int clk_id,
|
||
|
+ unsigned int freq, int dir)
|
||
|
+{
|
||
|
+ struct rk_i2s_tdm_dev *i2s_tdm = to_info(cpu_dai);
|
||
|
+ int ret;
|
||
|
+
|
||
|
+ ret = clk_set_rate(i2s_tdm->mclk_tx, freq);
|
||
|
+ if (ret)
|
||
|
+ dev_err(i2s_tdm->dev, "Fail to set mclk_tx %d\n", ret);
|
||
|
+
|
||
|
+ if (!IS_ERR(i2s_tdm->mclk_rx))
|
||
|
+ ret = clk_set_rate(i2s_tdm->mclk_rx, freq);
|
||
|
+ return ret;
|
||
|
+}
|
||
|
+
|
||
|
+static int rockchip_i2s_tdm_dai_probe(struct snd_soc_dai *dai)
|
||
|
+{
|
||
|
+ struct rk_i2s_tdm_dev *i2s_tdm = snd_soc_dai_get_drvdata(dai);
|
||
|
+
|
||
|
+ dai->capture_dma_data = &i2s_tdm->capture_dma_data;
|
||
|
+ dai->playback_dma_data = &i2s_tdm->playback_dma_data;
|
||
|
+
|
||
|
+ return 0;
|
||
|
+}
|
||
|
+
|
||
|
+static const struct snd_soc_dai_ops rockchip_i2s_tdm_dai_ops = {
|
||
|
+ .hw_params = rockchip_i2s_tdm_hw_params,
|
||
|
+ .set_sysclk = rockchip_i2s_tdm_set_sysclk,
|
||
|
+ .set_fmt = rockchip_i2s_tdm_set_fmt,
|
||
|
+ .trigger = rockchip_i2s_tdm_trigger,
|
||
|
+};
|
||
|
+
|
||
|
+static struct snd_soc_dai_driver rockchip_i2s_tdm_dai = {
|
||
|
+ .probe = rockchip_i2s_tdm_dai_probe,
|
||
|
+ .playback = {
|
||
|
+ .stream_name = "Playback",
|
||
|
+ .channels_min = 2,
|
||
|
+ .channels_max = 8,
|
||
|
+ .rates = SNDRV_PCM_RATE_8000_192000,
|
||
|
+ .formats = (SNDRV_PCM_FMTBIT_S8 |
|
||
|
+ SNDRV_PCM_FMTBIT_S16_LE |
|
||
|
+ SNDRV_PCM_FMTBIT_S20_3LE |
|
||
|
+ SNDRV_PCM_FMTBIT_S24_LE |
|
||
|
+ SNDRV_PCM_FMTBIT_S32_LE),
|
||
|
+ },
|
||
|
+ .capture = {
|
||
|
+ .stream_name = "Capture",
|
||
|
+ .channels_min = 2,
|
||
|
+ .channels_max = 8,
|
||
|
+ .rates = SNDRV_PCM_RATE_8000_192000,
|
||
|
+ .formats = (SNDRV_PCM_FMTBIT_S8 |
|
||
|
+ SNDRV_PCM_FMTBIT_S16_LE |
|
||
|
+ SNDRV_PCM_FMTBIT_S20_3LE |
|
||
|
+ SNDRV_PCM_FMTBIT_S24_LE |
|
||
|
+ SNDRV_PCM_FMTBIT_S32_LE),
|
||
|
+ },
|
||
|
+ .ops = &rockchip_i2s_tdm_dai_ops,
|
||
|
+ .symmetric_rates = 1,
|
||
|
+};
|
||
|
+
|
||
|
+static const struct snd_soc_component_driver rockchip_i2s_tdm_component = {
|
||
|
+ .name = DRV_NAME,
|
||
|
+};
|
||
|
+
|
||
|
+static bool rockchip_i2s_tdm_wr_reg(struct device *dev, unsigned int reg)
|
||
|
+{
|
||
|
+ switch (reg) {
|
||
|
+ case I2S_TXCR:
|
||
|
+ case I2S_RXCR:
|
||
|
+ case I2S_CKR:
|
||
|
+ case I2S_DMACR:
|
||
|
+ case I2S_INTCR:
|
||
|
+ case I2S_XFER:
|
||
|
+ case I2S_CLR:
|
||
|
+ case I2S_TXDR:
|
||
|
+ case I2S_TDM_TXCR:
|
||
|
+ case I2S_TDM_RXCR:
|
||
|
+ case I2S_CLKDIV:
|
||
|
+ return true;
|
||
|
+ default:
|
||
|
+ return false;
|
||
|
+ }
|
||
|
+}
|
||
|
+
|
||
|
+static bool rockchip_i2s_tdm_rd_reg(struct device *dev, unsigned int reg)
|
||
|
+{
|
||
|
+ switch (reg) {
|
||
|
+ case I2S_TXCR:
|
||
|
+ case I2S_RXCR:
|
||
|
+ case I2S_CKR:
|
||
|
+ case I2S_DMACR:
|
||
|
+ case I2S_INTCR:
|
||
|
+ case I2S_XFER:
|
||
|
+ case I2S_CLR:
|
||
|
+ case I2S_RXDR:
|
||
|
+ case I2S_FIFOLR:
|
||
|
+ case I2S_INTSR:
|
||
|
+ case I2S_TDM_TXCR:
|
||
|
+ case I2S_TDM_RXCR:
|
||
|
+ case I2S_CLKDIV:
|
||
|
+ return true;
|
||
|
+ default:
|
||
|
+ return false;
|
||
|
+ }
|
||
|
+}
|
||
|
+
|
||
|
+static bool rockchip_i2s_tdm_volatile_reg(struct device *dev, unsigned int reg)
|
||
|
+{
|
||
|
+ switch (reg) {
|
||
|
+ case I2S_INTSR:
|
||
|
+ case I2S_CLR:
|
||
|
+ return true;
|
||
|
+ default:
|
||
|
+ return false;
|
||
|
+ }
|
||
|
+}
|
||
|
+
|
||
|
+static bool rockchip_i2s_tdm_precious_reg(struct device *dev, unsigned int reg)
|
||
|
+{
|
||
|
+ switch (reg) {
|
||
|
+ default:
|
||
|
+ return false;
|
||
|
+ }
|
||
|
+}
|
||
|
+
|
||
|
+static const struct reg_default rockchip_i2s_tdm_reg_defaults[] = {
|
||
|
+ {0x00, 0x7200000f},
|
||
|
+ {0x04, 0x01c8000f},
|
||
|
+ {0x08, 0x00001f1f},
|
||
|
+ {0x10, 0x001f0000},
|
||
|
+ {0x14, 0x01f00000},
|
||
|
+ {0x30, 0x00003eff},
|
||
|
+ {0x34, 0x00003eff},
|
||
|
+ {0x38, 0x00000707},
|
||
|
+};
|
||
|
+
|
||
|
+static const struct regmap_config rockchip_i2s_tdm_regmap_config = {
|
||
|
+ .reg_bits = 32,
|
||
|
+ .reg_stride = 4,
|
||
|
+ .val_bits = 32,
|
||
|
+ .max_register = I2S_CLKDIV,
|
||
|
+ .reg_defaults = rockchip_i2s_tdm_reg_defaults,
|
||
|
+ .num_reg_defaults = ARRAY_SIZE(rockchip_i2s_tdm_reg_defaults),
|
||
|
+ .writeable_reg = rockchip_i2s_tdm_wr_reg,
|
||
|
+ .readable_reg = rockchip_i2s_tdm_rd_reg,
|
||
|
+ .volatile_reg = rockchip_i2s_tdm_volatile_reg,
|
||
|
+ .precious_reg = rockchip_i2s_tdm_precious_reg,
|
||
|
+ .cache_type = REGCACHE_FLAT,
|
||
|
+};
|
||
|
+
|
||
|
+static const struct of_device_id rockchip_i2s_tdm_match[] = {
|
||
|
+ { .compatible = "rockchip,rk3308-i2s-tdm", },
|
||
|
+ {},
|
||
|
+};
|
||
|
+
|
||
|
+static int rockchip_i2s_tdm_probe(struct platform_device *pdev)
|
||
|
+{
|
||
|
+ struct device_node *node = pdev->dev.of_node;
|
||
|
+ struct rk_i2s_tdm_dev *i2s_tdm;
|
||
|
+ struct resource *res;
|
||
|
+ void __iomem *regs;
|
||
|
+ int ret;
|
||
|
+ int val;
|
||
|
+
|
||
|
+ i2s_tdm = devm_kzalloc(&pdev->dev, sizeof(*i2s_tdm), GFP_KERNEL);
|
||
|
+ if (!i2s_tdm)
|
||
|
+ return -ENOMEM;
|
||
|
+
|
||
|
+ i2s_tdm->dev = &pdev->dev;
|
||
|
+
|
||
|
+ i2s_tdm->hclk = devm_clk_get(&pdev->dev, "hclk");
|
||
|
+ if (IS_ERR(i2s_tdm->hclk))
|
||
|
+ return PTR_ERR(i2s_tdm->hclk);
|
||
|
+
|
||
|
+ ret = clk_prepare_enable(i2s_tdm->hclk);
|
||
|
+ if (ret)
|
||
|
+ return ret;
|
||
|
+
|
||
|
+ i2s_tdm->mclk_tx = devm_clk_get(&pdev->dev, "mclk_tx");
|
||
|
+ if (IS_ERR(i2s_tdm->mclk_tx))
|
||
|
+ return PTR_ERR(i2s_tdm->mclk_tx);
|
||
|
+
|
||
|
+ i2s_tdm->mclk_rx = devm_clk_get(&pdev->dev, "mclk_rx");
|
||
|
+ if (IS_ERR(i2s_tdm->mclk_rx))
|
||
|
+ return PTR_ERR(i2s_tdm->mclk_rx);
|
||
|
+
|
||
|
+ res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
|
||
|
+ regs = devm_ioremap_resource(&pdev->dev, res);
|
||
|
+ if (IS_ERR(regs))
|
||
|
+ return PTR_ERR(regs);
|
||
|
+
|
||
|
+ i2s_tdm->regmap = devm_regmap_init_mmio(&pdev->dev, regs,
|
||
|
+ &rockchip_i2s_tdm_regmap_config);
|
||
|
+ if (IS_ERR(i2s_tdm->regmap))
|
||
|
+ return PTR_ERR(i2s_tdm->regmap);
|
||
|
+
|
||
|
+ i2s_tdm->playback_dma_data.addr = res->start + I2S_TXDR;
|
||
|
+ i2s_tdm->playback_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
|
||
|
+ i2s_tdm->playback_dma_data.maxburst = 8;
|
||
|
+
|
||
|
+ i2s_tdm->capture_dma_data.addr = res->start + I2S_RXDR;
|
||
|
+ i2s_tdm->capture_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
|
||
|
+ i2s_tdm->capture_dma_data.maxburst = 8;
|
||
|
+
|
||
|
+ dev_set_drvdata(&pdev->dev, i2s_tdm);
|
||
|
+
|
||
|
+ pm_runtime_enable(&pdev->dev);
|
||
|
+ if (!pm_runtime_enabled(&pdev->dev)) {
|
||
|
+ ret = i2s_tdm_runtime_resume(&pdev->dev);
|
||
|
+ if (ret)
|
||
|
+ goto err_pm_disable;
|
||
|
+ }
|
||
|
+
|
||
|
+ i2s_tdm->bclk_fs = 64;
|
||
|
+ if (!of_property_read_u32(node, "rockchip,bclk-fs", &val)) {
|
||
|
+ if ((val >= 32) && (val % 2 == 0))
|
||
|
+ i2s_tdm->bclk_fs = val;
|
||
|
+ }
|
||
|
+
|
||
|
+ ret = devm_snd_soc_register_component(&pdev->dev,
|
||
|
+ &rockchip_i2s_tdm_component,
|
||
|
+ &rockchip_i2s_tdm_dai, 1);
|
||
|
+
|
||
|
+ if (ret) {
|
||
|
+ dev_err(&pdev->dev, "Could not register DAI\n");
|
||
|
+ goto err_suspend;
|
||
|
+ }
|
||
|
+
|
||
|
+ ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
|
||
|
+ if (ret) {
|
||
|
+ dev_err(&pdev->dev, "Could not register PCM\n");
|
||
|
+ return ret;
|
||
|
+ }
|
||
|
+
|
||
|
+ return 0;
|
||
|
+
|
||
|
+err_suspend:
|
||
|
+ if (!pm_runtime_status_suspended(&pdev->dev))
|
||
|
+ i2s_tdm_runtime_suspend(&pdev->dev);
|
||
|
+err_pm_disable:
|
||
|
+ pm_runtime_disable(&pdev->dev);
|
||
|
+
|
||
|
+ return ret;
|
||
|
+}
|
||
|
+
|
||
|
+static int rockchip_i2s_tdm_remove(struct platform_device *pdev)
|
||
|
+{
|
||
|
+ struct rk_i2s_tdm_dev *i2s_tdm = dev_get_drvdata(&pdev->dev);
|
||
|
+
|
||
|
+ pm_runtime_disable(&pdev->dev);
|
||
|
+ if (!pm_runtime_status_suspended(&pdev->dev))
|
||
|
+ i2s_tdm_runtime_suspend(&pdev->dev);
|
||
|
+
|
||
|
+ if (!IS_ERR(i2s_tdm->mclk_tx))
|
||
|
+ clk_prepare_enable(i2s_tdm->mclk_tx);
|
||
|
+ if (!IS_ERR(i2s_tdm->mclk_rx))
|
||
|
+ clk_prepare_enable(i2s_tdm->mclk_rx);
|
||
|
+ if (!IS_ERR(i2s_tdm->hclk))
|
||
|
+ clk_disable_unprepare(i2s_tdm->hclk);
|
||
|
+
|
||
|
+ return 0;
|
||
|
+}
|
||
|
+
|
||
|
+#ifdef CONFIG_PM_SLEEP
|
||
|
+static int rockchip_i2s_tdm_suspend(struct device *dev)
|
||
|
+{
|
||
|
+ struct rk_i2s_tdm_dev *i2s_tdm = dev_get_drvdata(dev);
|
||
|
+
|
||
|
+ regcache_mark_dirty(i2s_tdm->regmap);
|
||
|
+
|
||
|
+ return 0;
|
||
|
+}
|
||
|
+
|
||
|
+static int rockchip_i2s_tdm_resume(struct device *dev)
|
||
|
+{
|
||
|
+ struct rk_i2s_tdm_dev *i2s_tdm = dev_get_drvdata(dev);
|
||
|
+ int ret;
|
||
|
+
|
||
|
+ ret = pm_runtime_get_sync(dev);
|
||
|
+ if (ret < 0)
|
||
|
+ return ret;
|
||
|
+ ret = regcache_sync(i2s_tdm->regmap);
|
||
|
+ pm_runtime_put(dev);
|
||
|
+
|
||
|
+ return ret;
|
||
|
+}
|
||
|
+#endif
|
||
|
+
|
||
|
+static const struct dev_pm_ops rockchip_i2s_tdm_pm_ops = {
|
||
|
+ SET_RUNTIME_PM_OPS(i2s_tdm_runtime_suspend, i2s_tdm_runtime_resume,
|
||
|
+ NULL)
|
||
|
+ SET_SYSTEM_SLEEP_PM_OPS(rockchip_i2s_tdm_suspend,
|
||
|
+ rockchip_i2s_tdm_resume)
|
||
|
+};
|
||
|
+
|
||
|
+static struct platform_driver rockchip_i2s_tdm_driver = {
|
||
|
+ .probe = rockchip_i2s_tdm_probe,
|
||
|
+ .remove = rockchip_i2s_tdm_remove,
|
||
|
+ .driver = {
|
||
|
+ .name = DRV_NAME,
|
||
|
+ .of_match_table = of_match_ptr(rockchip_i2s_tdm_match),
|
||
|
+ .pm = &rockchip_i2s_tdm_pm_ops,
|
||
|
+ },
|
||
|
+};
|
||
|
+module_platform_driver(rockchip_i2s_tdm_driver);
|
||
|
+
|
||
|
+MODULE_DESCRIPTION("ROCKCHIP I2S/TDM ASoC Interface");
|
||
|
+MODULE_AUTHOR("Sugar Zhang <sugar.zhang@rock-chips.com>");
|
||
|
+MODULE_LICENSE("GPL v2");
|
||
|
+MODULE_ALIAS("platform:" DRV_NAME);
|
||
|
+MODULE_DEVICE_TABLE(of, rockchip_i2s_tdm_match);
|
||
|
diff --git a/sound/soc/rockchip/rockchip_i2s_tdm.h b/sound/soc/rockchip/rockchip_i2s_tdm.h
|
||
|
new file mode 100644
|
||
|
index 000000000000..1a28523cfd82
|
||
|
--- /dev/null
|
||
|
+++ b/sound/soc/rockchip/rockchip_i2s_tdm.h
|
||
|
@@ -0,0 +1,256 @@
|
||
|
+/*
|
||
|
+ * sound/soc/rockchip/rockchip_i2s_tdm.h
|
||
|
+ *
|
||
|
+ * ALSA SoC Audio Layer - Rockchip I2S_TDM Controller driver
|
||
|
+ *
|
||
|
+ * Copyright (c) 2018 Rockchip Electronics Co. Ltd.
|
||
|
+ * Author: Sugar Zhang <sugar.zhang@rock-chips.com>
|
||
|
+ *
|
||
|
+ * This program is free software; you can redistribute it and/or modify
|
||
|
+ * it under the terms of the GNU General Public License version 2 as
|
||
|
+ * published by the Free Software Foundation.
|
||
|
+ */
|
||
|
+
|
||
|
+#ifndef _ROCKCHIP_I2S_TDM_H
|
||
|
+#define _ROCKCHIP_I2S_TDM_H
|
||
|
+
|
||
|
+/*
|
||
|
+ * TXCR
|
||
|
+ * transmit operation control register
|
||
|
+ */
|
||
|
+#define I2S_TXCR_RCNT_SHIFT 17
|
||
|
+#define I2S_TXCR_RCNT_MASK (0x3f << I2S_TXCR_RCNT_SHIFT)
|
||
|
+#define I2S_TXCR_CSR_SHIFT 15
|
||
|
+#define I2S_TXCR_CSR(x) (x << I2S_TXCR_CSR_SHIFT)
|
||
|
+#define I2S_TXCR_CSR_MASK (3 << I2S_TXCR_CSR_SHIFT)
|
||
|
+#define I2S_TXCR_HWT BIT(14)
|
||
|
+#define I2S_TXCR_SJM_SHIFT 12
|
||
|
+#define I2S_TXCR_SJM_R (0 << I2S_TXCR_SJM_SHIFT)
|
||
|
+#define I2S_TXCR_SJM_L (1 << I2S_TXCR_SJM_SHIFT)
|
||
|
+#define I2S_TXCR_FBM_SHIFT 11
|
||
|
+#define I2S_TXCR_FBM_MSB (0 << I2S_TXCR_FBM_SHIFT)
|
||
|
+#define I2S_TXCR_FBM_LSB (1 << I2S_TXCR_FBM_SHIFT)
|
||
|
+#define I2S_TXCR_IBM_SHIFT 9
|
||
|
+#define I2S_TXCR_IBM_NORMAL (0 << I2S_TXCR_IBM_SHIFT)
|
||
|
+#define I2S_TXCR_IBM_LSJM (1 << I2S_TXCR_IBM_SHIFT)
|
||
|
+#define I2S_TXCR_IBM_RSJM (2 << I2S_TXCR_IBM_SHIFT)
|
||
|
+#define I2S_TXCR_IBM_MASK (3 << I2S_TXCR_IBM_SHIFT)
|
||
|
+#define I2S_TXCR_PBM_SHIFT 7
|
||
|
+#define I2S_TXCR_PBM_MODE(x) (x << I2S_TXCR_PBM_SHIFT)
|
||
|
+#define I2S_TXCR_PBM_MASK (3 << I2S_TXCR_PBM_SHIFT)
|
||
|
+#define I2S_TXCR_TFS_SHIFT 5
|
||
|
+#define I2S_TXCR_TFS_I2S (0 << I2S_TXCR_TFS_SHIFT)
|
||
|
+#define I2S_TXCR_TFS_PCM (1 << I2S_TXCR_TFS_SHIFT)
|
||
|
+#define I2S_TXCR_TFS_MASK (1 << I2S_TXCR_TFS_SHIFT)
|
||
|
+#define I2S_TXCR_VDW_SHIFT 0
|
||
|
+#define I2S_TXCR_VDW(x) ((x - 1) << I2S_TXCR_VDW_SHIFT)
|
||
|
+#define I2S_TXCR_VDW_MASK (0x1f << I2S_TXCR_VDW_SHIFT)
|
||
|
+
|
||
|
+/*
|
||
|
+ * RXCR
|
||
|
+ * receive operation control register
|
||
|
+ */
|
||
|
+#define I2S_RXCR_CSR_SHIFT 15
|
||
|
+#define I2S_RXCR_CSR(x) (x << I2S_RXCR_CSR_SHIFT)
|
||
|
+#define I2S_RXCR_CSR_MASK (3 << I2S_RXCR_CSR_SHIFT)
|
||
|
+#define I2S_RXCR_HWT BIT(14)
|
||
|
+#define I2S_RXCR_SJM_SHIFT 12
|
||
|
+#define I2S_RXCR_SJM_R (0 << I2S_RXCR_SJM_SHIFT)
|
||
|
+#define I2S_RXCR_SJM_L (1 << I2S_RXCR_SJM_SHIFT)
|
||
|
+#define I2S_RXCR_FBM_SHIFT 11
|
||
|
+#define I2S_RXCR_FBM_MSB (0 << I2S_RXCR_FBM_SHIFT)
|
||
|
+#define I2S_RXCR_FBM_LSB (1 << I2S_RXCR_FBM_SHIFT)
|
||
|
+#define I2S_RXCR_IBM_SHIFT 9
|
||
|
+#define I2S_RXCR_IBM_NORMAL (0 << I2S_RXCR_IBM_SHIFT)
|
||
|
+#define I2S_RXCR_IBM_LSJM (1 << I2S_RXCR_IBM_SHIFT)
|
||
|
+#define I2S_RXCR_IBM_RSJM (2 << I2S_RXCR_IBM_SHIFT)
|
||
|
+#define I2S_RXCR_IBM_MASK (3 << I2S_RXCR_IBM_SHIFT)
|
||
|
+#define I2S_RXCR_PBM_SHIFT 7
|
||
|
+#define I2S_RXCR_PBM_MODE(x) (x << I2S_RXCR_PBM_SHIFT)
|
||
|
+#define I2S_RXCR_PBM_MASK (3 << I2S_RXCR_PBM_SHIFT)
|
||
|
+#define I2S_RXCR_TFS_SHIFT 5
|
||
|
+#define I2S_RXCR_TFS_I2S (0 << I2S_RXCR_TFS_SHIFT)
|
||
|
+#define I2S_RXCR_TFS_PCM (1 << I2S_RXCR_TFS_SHIFT)
|
||
|
+#define I2S_RXCR_TFS_MASK (1 << I2S_RXCR_TFS_SHIFT)
|
||
|
+#define I2S_RXCR_VDW_SHIFT 0
|
||
|
+#define I2S_RXCR_VDW(x) ((x - 1) << I2S_RXCR_VDW_SHIFT)
|
||
|
+#define I2S_RXCR_VDW_MASK (0x1f << I2S_RXCR_VDW_SHIFT)
|
||
|
+
|
||
|
+/*
|
||
|
+ * CKR
|
||
|
+ * clock generation register
|
||
|
+ */
|
||
|
+#define I2S_CKR_TRCM_SHIFT 28
|
||
|
+#define I2S_CKR_TRCM(x) (x << I2S_CKR_TRCM_SHIFT)
|
||
|
+#define I2S_CKR_TRCM_TXRX (0 << I2S_CKR_TRCM_SHIFT)
|
||
|
+#define I2S_CKR_TRCM_TXONLY (1 << I2S_CKR_TRCM_SHIFT)
|
||
|
+#define I2S_CKR_TRCM_RXONLY (2 << I2S_CKR_TRCM_SHIFT)
|
||
|
+#define I2S_CKR_TRCM_MASK (3 << I2S_CKR_TRCM_SHIFT)
|
||
|
+#define I2S_CKR_MSS_SHIFT 27
|
||
|
+#define I2S_CKR_MSS_MASTER (0 << I2S_CKR_MSS_SHIFT)
|
||
|
+#define I2S_CKR_MSS_SLAVE (1 << I2S_CKR_MSS_SHIFT)
|
||
|
+#define I2S_CKR_MSS_MASK (1 << I2S_CKR_MSS_SHIFT)
|
||
|
+#define I2S_CKR_CKP_SHIFT 26
|
||
|
+#define I2S_CKR_CKP_NEG (0 << I2S_CKR_CKP_SHIFT)
|
||
|
+#define I2S_CKR_CKP_POS (1 << I2S_CKR_CKP_SHIFT)
|
||
|
+#define I2S_CKR_CKP_MASK (1 << I2S_CKR_CKP_SHIFT)
|
||
|
+#define I2S_CKR_RLP_SHIFT 25
|
||
|
+#define I2S_CKR_RLP_NORMAL (0 << I2S_CKR_RLP_SHIFT)
|
||
|
+#define I2S_CKR_RLP_OPPSITE (1 << I2S_CKR_RLP_SHIFT)
|
||
|
+#define I2S_CKR_TLP_SHIFT 24
|
||
|
+#define I2S_CKR_TLP_NORMAL (0 << I2S_CKR_TLP_SHIFT)
|
||
|
+#define I2S_CKR_TLP_OPPSITE (1 << I2S_CKR_TLP_SHIFT)
|
||
|
+#define I2S_CKR_MDIV_SHIFT 16
|
||
|
+#define I2S_CKR_MDIV(x) ((x - 1) << I2S_CKR_MDIV_SHIFT)
|
||
|
+#define I2S_CKR_MDIV_MASK (0xff << I2S_CKR_MDIV_SHIFT)
|
||
|
+#define I2S_CKR_RSD_SHIFT 8
|
||
|
+#define I2S_CKR_RSD(x) ((x - 1) << I2S_CKR_RSD_SHIFT)
|
||
|
+#define I2S_CKR_RSD_MASK (0xff << I2S_CKR_RSD_SHIFT)
|
||
|
+#define I2S_CKR_TSD_SHIFT 0
|
||
|
+#define I2S_CKR_TSD(x) ((x - 1) << I2S_CKR_TSD_SHIFT)
|
||
|
+#define I2S_CKR_TSD_MASK (0xff << I2S_CKR_TSD_SHIFT)
|
||
|
+
|
||
|
+/*
|
||
|
+ * FIFOLR
|
||
|
+ * FIFO level register
|
||
|
+ */
|
||
|
+#define I2S_FIFOLR_RFL_SHIFT 24
|
||
|
+#define I2S_FIFOLR_RFL_MASK (0x3f << I2S_FIFOLR_RFL_SHIFT)
|
||
|
+#define I2S_FIFOLR_TFL3_SHIFT 18
|
||
|
+#define I2S_FIFOLR_TFL3_MASK (0x3f << I2S_FIFOLR_TFL3_SHIFT)
|
||
|
+#define I2S_FIFOLR_TFL2_SHIFT 12
|
||
|
+#define I2S_FIFOLR_TFL2_MASK (0x3f << I2S_FIFOLR_TFL2_SHIFT)
|
||
|
+#define I2S_FIFOLR_TFL1_SHIFT 6
|
||
|
+#define I2S_FIFOLR_TFL1_MASK (0x3f << I2S_FIFOLR_TFL1_SHIFT)
|
||
|
+#define I2S_FIFOLR_TFL0_SHIFT 0
|
||
|
+#define I2S_FIFOLR_TFL0_MASK (0x3f << I2S_FIFOLR_TFL0_SHIFT)
|
||
|
+
|
||
|
+/*
|
||
|
+ * DMACR
|
||
|
+ * DMA control register
|
||
|
+ */
|
||
|
+#define I2S_DMACR_RDE_SHIFT 24
|
||
|
+#define I2S_DMACR_RDE_DISABLE (0 << I2S_DMACR_RDE_SHIFT)
|
||
|
+#define I2S_DMACR_RDE_ENABLE (1 << I2S_DMACR_RDE_SHIFT)
|
||
|
+#define I2S_DMACR_RDL_SHIFT 16
|
||
|
+#define I2S_DMACR_RDL(x) ((x - 1) << I2S_DMACR_RDL_SHIFT)
|
||
|
+#define I2S_DMACR_RDL_MASK (0x1f << I2S_DMACR_RDL_SHIFT)
|
||
|
+#define I2S_DMACR_TDE_SHIFT 8
|
||
|
+#define I2S_DMACR_TDE_DISABLE (0 << I2S_DMACR_TDE_SHIFT)
|
||
|
+#define I2S_DMACR_TDE_ENABLE (1 << I2S_DMACR_TDE_SHIFT)
|
||
|
+#define I2S_DMACR_TDL_SHIFT 0
|
||
|
+#define I2S_DMACR_TDL(x) ((x) << I2S_DMACR_TDL_SHIFT)
|
||
|
+#define I2S_DMACR_TDL_MASK (0x1f << I2S_DMACR_TDL_SHIFT)
|
||
|
+
|
||
|
+/*
|
||
|
+ * INTCR
|
||
|
+ * interrupt control register
|
||
|
+ */
|
||
|
+#define I2S_INTCR_RFT_SHIFT 20
|
||
|
+#define I2S_INTCR_RFT(x) ((x - 1) << I2S_INTCR_RFT_SHIFT)
|
||
|
+#define I2S_INTCR_RXOIC BIT(18)
|
||
|
+#define I2S_INTCR_RXOIE_SHIFT 17
|
||
|
+#define I2S_INTCR_RXOIE_DISABLE (0 << I2S_INTCR_RXOIE_SHIFT)
|
||
|
+#define I2S_INTCR_RXOIE_ENABLE (1 << I2S_INTCR_RXOIE_SHIFT)
|
||
|
+#define I2S_INTCR_RXFIE_SHIFT 16
|
||
|
+#define I2S_INTCR_RXFIE_DISABLE (0 << I2S_INTCR_RXFIE_SHIFT)
|
||
|
+#define I2S_INTCR_RXFIE_ENABLE (1 << I2S_INTCR_RXFIE_SHIFT)
|
||
|
+#define I2S_INTCR_TFT_SHIFT 4
|
||
|
+#define I2S_INTCR_TFT(x) ((x - 1) << I2S_INTCR_TFT_SHIFT)
|
||
|
+#define I2S_INTCR_TFT_MASK (0x1f << I2S_INTCR_TFT_SHIFT)
|
||
|
+#define I2S_INTCR_TXUIC BIT(2)
|
||
|
+#define I2S_INTCR_TXUIE_SHIFT 1
|
||
|
+#define I2S_INTCR_TXUIE_DISABLE (0 << I2S_INTCR_TXUIE_SHIFT)
|
||
|
+#define I2S_INTCR_TXUIE_ENABLE (1 << I2S_INTCR_TXUIE_SHIFT)
|
||
|
+
|
||
|
+/*
|
||
|
+ * INTSR
|
||
|
+ * interrupt status register
|
||
|
+ */
|
||
|
+#define I2S_INTSR_TXEIE_SHIFT 0
|
||
|
+#define I2S_INTSR_TXEIE_DISABLE (0 << I2S_INTSR_TXEIE_SHIFT)
|
||
|
+#define I2S_INTSR_TXEIE_ENABLE (1 << I2S_INTSR_TXEIE_SHIFT)
|
||
|
+#define I2S_INTSR_RXOI_SHIFT 17
|
||
|
+#define I2S_INTSR_RXOI_INA (0 << I2S_INTSR_RXOI_SHIFT)
|
||
|
+#define I2S_INTSR_RXOI_ACT (1 << I2S_INTSR_RXOI_SHIFT)
|
||
|
+#define I2S_INTSR_RXFI_SHIFT 16
|
||
|
+#define I2S_INTSR_RXFI_INA (0 << I2S_INTSR_RXFI_SHIFT)
|
||
|
+#define I2S_INTSR_RXFI_ACT (1 << I2S_INTSR_RXFI_SHIFT)
|
||
|
+#define I2S_INTSR_TXUI_SHIFT 1
|
||
|
+#define I2S_INTSR_TXUI_INA (0 << I2S_INTSR_TXUI_SHIFT)
|
||
|
+#define I2S_INTSR_TXUI_ACT (1 << I2S_INTSR_TXUI_SHIFT)
|
||
|
+#define I2S_INTSR_TXEI_SHIFT 0
|
||
|
+#define I2S_INTSR_TXEI_INA (0 << I2S_INTSR_TXEI_SHIFT)
|
||
|
+#define I2S_INTSR_TXEI_ACT (1 << I2S_INTSR_TXEI_SHIFT)
|
||
|
+
|
||
|
+/*
|
||
|
+ * XFER
|
||
|
+ * Transfer start register
|
||
|
+ */
|
||
|
+#define I2S_XFER_RXS_SHIFT 1
|
||
|
+#define I2S_XFER_RXS_STOP (0 << I2S_XFER_RXS_SHIFT)
|
||
|
+#define I2S_XFER_RXS_START (1 << I2S_XFER_RXS_SHIFT)
|
||
|
+#define I2S_XFER_TXS_SHIFT 0
|
||
|
+#define I2S_XFER_TXS_STOP (0 << I2S_XFER_TXS_SHIFT)
|
||
|
+#define I2S_XFER_TXS_START (1 << I2S_XFER_TXS_SHIFT)
|
||
|
+
|
||
|
+/*
|
||
|
+ * CLR
|
||
|
+ * clear SCLK domain logic register
|
||
|
+ */
|
||
|
+#define I2S_CLR_RXC BIT(1)
|
||
|
+#define I2S_CLR_TXC BIT(0)
|
||
|
+
|
||
|
+/*
|
||
|
+ * TXDR
|
||
|
+ * Transimt FIFO data register, write only.
|
||
|
+ */
|
||
|
+#define I2S_TXDR_MASK (0xff)
|
||
|
+
|
||
|
+/*
|
||
|
+ * RXDR
|
||
|
+ * Receive FIFO data register, write only.
|
||
|
+ */
|
||
|
+#define I2S_RXDR_MASK (0xff)
|
||
|
+
|
||
|
+/*
|
||
|
+ * CLKDIV
|
||
|
+ * Mclk div register
|
||
|
+ */
|
||
|
+#define I2S_CLKDIV_TXM_SHIFT 0
|
||
|
+#define I2S_CLKDIV_TXM(x) ((x - 1) << I2S_CLKDIV_TXM_SHIFT)
|
||
|
+#define I2S_CLKDIV_TXM_MASK (0xff << I2S_CLKDIV_TXM_SHIFT)
|
||
|
+#define I2S_CLKDIV_RXM_SHIFT 8
|
||
|
+#define I2S_CLKDIV_RXM(x) ((x - 1) << I2S_CLKDIV_RXM_SHIFT)
|
||
|
+#define I2S_CLKDIV_RXM_MASK (0xff << I2S_CLKDIV_RXM_SHIFT)
|
||
|
+
|
||
|
+/* Clock divider id */
|
||
|
+enum {
|
||
|
+ ROCKCHIP_DIV_MCLK = 0,
|
||
|
+ ROCKCHIP_DIV_BCLK,
|
||
|
+};
|
||
|
+
|
||
|
+/* channel select */
|
||
|
+#define I2S_CSR_SHIFT 15
|
||
|
+#define I2S_CHN_2 (0 << I2S_CSR_SHIFT)
|
||
|
+#define I2S_CHN_4 (1 << I2S_CSR_SHIFT)
|
||
|
+#define I2S_CHN_6 (2 << I2S_CSR_SHIFT)
|
||
|
+#define I2S_CHN_8 (3 << I2S_CSR_SHIFT)
|
||
|
+
|
||
|
+/* I2S REGS */
|
||
|
+#define I2S_TXCR (0x0000)
|
||
|
+#define I2S_RXCR (0x0004)
|
||
|
+#define I2S_CKR (0x0008)
|
||
|
+#define I2S_FIFOLR (0x000c)
|
||
|
+#define I2S_DMACR (0x0010)
|
||
|
+#define I2S_INTCR (0x0014)
|
||
|
+#define I2S_INTSR (0x0018)
|
||
|
+#define I2S_XFER (0x001c)
|
||
|
+#define I2S_CLR (0x0020)
|
||
|
+#define I2S_TXDR (0x0024)
|
||
|
+#define I2S_RXDR (0x0028)
|
||
|
+#define I2S_TDM_TXCR (0x0030)
|
||
|
+#define I2S_TDM_RXCR (0x0034)
|
||
|
+#define I2S_CLKDIV (0x0038)
|
||
|
+
|
||
|
+#endif /* _ROCKCHIP_I2S_TDM_H */
|
||
|
--
|
||
|
2.25.1
|
||
|
|