579 lines
17 KiB
Diff
579 lines
17 KiB
Diff
|
diff --git a/include/dt-bindings/phy/phy-rockchip-pcie3.h b/include/dt-bindings/phy/phy-rockchip-pcie3.h
|
||
|
new file mode 100644
|
||
|
index 000000000000..93e57edd337d
|
||
|
--- /dev/null
|
||
|
+++ b/include/dt-bindings/phy/phy-rockchip-pcie3.h
|
||
|
@@ -0,0 +1,21 @@
|
||
|
+/* SPDX-License-Identifier: (GPL-2.0+ OR MIT) */
|
||
|
+/*
|
||
|
+ * Copyright (c) 2021 Rockchip Electronics Co., Ltd.
|
||
|
+ */
|
||
|
+
|
||
|
+#ifndef _DT_BINDINGS_PHY_ROCKCHIP_PCIE3
|
||
|
+#define _DT_BINDINGS_PHY_ROCKCHIP_PCIE3
|
||
|
+
|
||
|
+/*
|
||
|
+ * pcie30_phy_mode[2:0]
|
||
|
+ * bit2: aggregation
|
||
|
+ * bit1: bifurcation for port 1
|
||
|
+ * bit0: bifurcation for port 0
|
||
|
+ */
|
||
|
+#define PHY_MODE_PCIE_AGGREGATION 4 /* PCIe3x4 */
|
||
|
+#define PHY_MODE_PCIE_NANBNB 0 /* P1:PCIe3x2 + P0:PCIe3x2 */
|
||
|
+#define PHY_MODE_PCIE_NANBBI 1 /* P1:PCIe3x2 + P0:PCIe3x1*2 */
|
||
|
+#define PHY_MODE_PCIE_NABINB 2 /* P1:PCIe3x1*2 + P0:PCIe3x2 */
|
||
|
+#define PHY_MODE_PCIE_NABIBI 3 /* P1:PCIe3x1*2 + P0:PCIe3x1*2 */
|
||
|
+
|
||
|
+#endif /* _DT_BINDINGS_PHY_ROCKCHIP_PCIE3 */
|
||
|
diff --git a/drivers/phy/rockchip/Kconfig b/drivers/phy/rockchip/Kconfig
|
||
|
index 9022e395c056..94360fc96a6f 100644
|
||
|
--- a/drivers/phy/rockchip/Kconfig
|
||
|
+++ b/drivers/phy/rockchip/Kconfig
|
||
|
@@ -83,6 +83,15 @@ config PHY_ROCKCHIP_PCIE
|
||
|
help
|
||
|
Enable this to support the Rockchip PCIe PHY.
|
||
|
|
||
|
+config PHY_ROCKCHIP_SNPS_PCIE3
|
||
|
+ tristate "Rockchip Snps PCIe3 PHY Driver"
|
||
|
+ depends on (ARCH_ROCKCHIP && OF) || COMPILE_TEST
|
||
|
+ depends on HAS_IOMEM
|
||
|
+ select GENERIC_PHY
|
||
|
+ select MFD_SYSCON
|
||
|
+ help
|
||
|
+ Enable this to support the Rockchip snps PCIe3 PHY.
|
||
|
+
|
||
|
config PHY_ROCKCHIP_TYPEC
|
||
|
tristate "Rockchip TYPEC PHY Driver"
|
||
|
depends on OF && (ARCH_ROCKCHIP || COMPILE_TEST)
|
||
|
diff --git a/drivers/phy/rockchip/Makefile b/drivers/phy/rockchip/Makefile
|
||
|
index a5041efb5b8f..7eab129230d1 100644
|
||
|
--- a/drivers/phy/rockchip/Makefile
|
||
|
+++ b/drivers/phy/rockchip/Makefile
|
||
|
@@ -8,5 +8,6 @@ obj-$(CONFIG_PHY_ROCKCHIP_INNO_HDMI) += phy-rockchip-inno-hdmi.o
|
||
|
obj-$(CONFIG_PHY_ROCKCHIP_INNO_USB2) += phy-rockchip-inno-usb2.o
|
||
|
obj-$(CONFIG_PHY_ROCKCHIP_NANENG_COMBO_PHY) += phy-rockchip-naneng-combphy.o
|
||
|
obj-$(CONFIG_PHY_ROCKCHIP_PCIE) += phy-rockchip-pcie.o
|
||
|
+obj-$(CONFIG_PHY_ROCKCHIP_SNPS_PCIE3) += phy-rockchip-snps-pcie3.o
|
||
|
obj-$(CONFIG_PHY_ROCKCHIP_TYPEC) += phy-rockchip-typec.o
|
||
|
obj-$(CONFIG_PHY_ROCKCHIP_USB) += phy-rockchip-usb.o
|
||
|
diff --git a/drivers/phy/rockchip/phy-rockchip-snps-pcie3.c b/drivers/phy/rockchip/phy-rockchip-snps-pcie3.c
|
||
|
new file mode 100644
|
||
|
index 000000000000..e228a0f2cb72
|
||
|
--- /dev/null
|
||
|
+++ b/drivers/phy/rockchip/phy-rockchip-snps-pcie3.c
|
||
|
@@ -0,0 +1,278 @@
|
||
|
+// SPDX-License-Identifier: GPL-2.0
|
||
|
+/*
|
||
|
+ * Rockchip PCIE3.0 phy driver
|
||
|
+ *
|
||
|
+ * Copyright (C) 2020 Rockchip Electronics Co., Ltd.
|
||
|
+ */
|
||
|
+
|
||
|
+#include <linux/clk.h>
|
||
|
+#include <linux/delay.h>
|
||
|
+#include <linux/io.h>
|
||
|
+#include <linux/iopoll.h>
|
||
|
+#include <linux/kernel.h>
|
||
|
+#include <linux/mfd/syscon.h>
|
||
|
+#include <linux/module.h>
|
||
|
+#include <linux/of_device.h>
|
||
|
+#include <linux/phy/pcie.h>
|
||
|
+#include <linux/phy/phy.h>
|
||
|
+#include <linux/regmap.h>
|
||
|
+#include <linux/reset.h>
|
||
|
+#include <dt-bindings/phy/phy-rockchip-pcie3.h>
|
||
|
+
|
||
|
+/* Register for RK3568 */
|
||
|
+#define GRF_PCIE30PHY_CON1 0x4
|
||
|
+#define GRF_PCIE30PHY_CON6 0x18
|
||
|
+#define GRF_PCIE30PHY_CON9 0x24
|
||
|
+#define GRF_PCIE30PHY_STATUS0 0x80
|
||
|
+#define SRAM_INIT_DONE(reg) (reg & BIT(14))
|
||
|
+
|
||
|
+/* Register for RK3588 */
|
||
|
+#define PHP_GRF_PCIESEL_CON 0x100
|
||
|
+#define RK3588_PCIE3PHY_GRF_CMN_CON0 0x0
|
||
|
+#define RK3588_PCIE3PHY_GRF_PHY0_STATUS1 0x904
|
||
|
+#define RK3588_PCIE3PHY_GRF_PHY1_STATUS1 0xa04
|
||
|
+#define RK3588_SRAM_INIT_DONE(reg) (reg & BIT(0))
|
||
|
+
|
||
|
+struct rockchip_p3phy_ops;
|
||
|
+
|
||
|
+struct rockchip_p3phy_priv {
|
||
|
+ const struct rockchip_p3phy_ops *ops;
|
||
|
+ void __iomem *mmio;
|
||
|
+ /* mode: RC, EP */
|
||
|
+ int mode;
|
||
|
+ /* pcie30_phymode: Aggregation, Bifurcation */
|
||
|
+ int pcie30_phymode;
|
||
|
+ struct regmap *phy_grf;
|
||
|
+ struct regmap *pipe_grf;
|
||
|
+ struct reset_control *p30phy;
|
||
|
+ struct phy *phy;
|
||
|
+ struct clk_bulk_data *clks;
|
||
|
+ int num_clks;
|
||
|
+ bool is_bifurcation;
|
||
|
+};
|
||
|
+
|
||
|
+struct rockchip_p3phy_ops {
|
||
|
+ int (*phy_init)(struct rockchip_p3phy_priv *priv);
|
||
|
+};
|
||
|
+
|
||
|
+static int rockchip_p3phy_set_mode(struct phy *phy, enum phy_mode mode, int submode)
|
||
|
+{
|
||
|
+ struct rockchip_p3phy_priv *priv = phy_get_drvdata(phy);
|
||
|
+
|
||
|
+ /* Actually We don't care EP/RC mode, but just record it */
|
||
|
+ switch (submode) {
|
||
|
+ case PHY_MODE_PCIE_RC:
|
||
|
+ priv->mode = PHY_MODE_PCIE_RC;
|
||
|
+ break;
|
||
|
+ case PHY_MODE_PCIE_EP:
|
||
|
+ priv->mode = PHY_MODE_PCIE_EP;
|
||
|
+ break;
|
||
|
+ case PHY_MODE_PCIE_BIFURCATION:
|
||
|
+ priv->is_bifurcation = true;
|
||
|
+ break;
|
||
|
+ default:
|
||
|
+ dev_err(&phy->dev, "%s, invalid mode\n", __func__);
|
||
|
+ return -EINVAL;
|
||
|
+ }
|
||
|
+
|
||
|
+ return 0;
|
||
|
+}
|
||
|
+
|
||
|
+static int rockchip_p3phy_rk3568_init(struct rockchip_p3phy_priv *priv)
|
||
|
+{
|
||
|
+ int ret;
|
||
|
+ u32 reg;
|
||
|
+
|
||
|
+ /* Deassert PCIe PMA output clamp mode */
|
||
|
+ regmap_write(priv->phy_grf, GRF_PCIE30PHY_CON9,
|
||
|
+ BIT(15) | BIT(31));
|
||
|
+ /* Set bifurcation if needed, and it doesn't care RC/EP */
|
||
|
+ if (priv->is_bifurcation) {
|
||
|
+ regmap_write(priv->phy_grf, GRF_PCIE30PHY_CON6,
|
||
|
+ 0x1 | (0xf << 16));
|
||
|
+ regmap_write(priv->phy_grf, GRF_PCIE30PHY_CON1,
|
||
|
+ BIT(15) | BIT(31));
|
||
|
+ }
|
||
|
+
|
||
|
+ reset_control_deassert(priv->p30phy);
|
||
|
+
|
||
|
+ ret = regmap_read_poll_timeout(priv->phy_grf,
|
||
|
+ GRF_PCIE30PHY_STATUS0,
|
||
|
+ reg, SRAM_INIT_DONE(reg),
|
||
|
+ 0, 500);
|
||
|
+ if (ret)
|
||
|
+ dev_err(&priv->phy->dev, "%s: lock failed 0x%x, check input refclk and power supply\n",
|
||
|
+ __func__, reg);
|
||
|
+ return ret;
|
||
|
+}
|
||
|
+
|
||
|
+static const struct rockchip_p3phy_ops rk3568_ops = {
|
||
|
+ .phy_init = rockchip_p3phy_rk3568_init,
|
||
|
+};
|
||
|
+
|
||
|
+static int rockchip_p3phy_rk3588_init(struct rockchip_p3phy_priv *priv)
|
||
|
+{
|
||
|
+ int ret;
|
||
|
+ u32 reg;
|
||
|
+
|
||
|
+ /* Deassert PCIe PMA output clamp mode */
|
||
|
+ regmap_write(priv->phy_grf, RK3588_PCIE3PHY_GRF_CMN_CON0,
|
||
|
+ BIT(8) | BIT(24));
|
||
|
+
|
||
|
+ reset_control_deassert(priv->p30phy);
|
||
|
+
|
||
|
+ ret = regmap_read_poll_timeout(priv->phy_grf,
|
||
|
+ RK3588_PCIE3PHY_GRF_PHY0_STATUS1,
|
||
|
+ reg, RK3588_SRAM_INIT_DONE(reg),
|
||
|
+ 0, 500);
|
||
|
+ ret |= regmap_read_poll_timeout(priv->phy_grf,
|
||
|
+ RK3588_PCIE3PHY_GRF_PHY1_STATUS1,
|
||
|
+ reg, RK3588_SRAM_INIT_DONE(reg),
|
||
|
+ 0, 500);
|
||
|
+ if (ret)
|
||
|
+ pr_err("%s: lock failed 0x%x, check input refclk and power supply\n",
|
||
|
+ __func__, reg);
|
||
|
+ return ret;
|
||
|
+}
|
||
|
+
|
||
|
+static const struct rockchip_p3phy_ops rk3588_ops = {
|
||
|
+ .phy_init = rockchip_p3phy_rk3588_init,
|
||
|
+};
|
||
|
+
|
||
|
+static int rochchip_p3phy_init(struct phy *phy)
|
||
|
+{
|
||
|
+ struct rockchip_p3phy_priv *priv = phy_get_drvdata(phy);
|
||
|
+ int ret;
|
||
|
+
|
||
|
+ ret = clk_bulk_prepare_enable(priv->num_clks, priv->clks);
|
||
|
+ if (ret) {
|
||
|
+ pr_err("failed to enable PCIe bulk clks %d\n", ret);
|
||
|
+ return ret;
|
||
|
+ }
|
||
|
+
|
||
|
+ reset_control_assert(priv->p30phy);
|
||
|
+ udelay(1);
|
||
|
+
|
||
|
+ if (priv->ops->phy_init) {
|
||
|
+ ret = priv->ops->phy_init(priv);
|
||
|
+ if (ret)
|
||
|
+ clk_bulk_disable_unprepare(priv->num_clks, priv->clks);
|
||
|
+ }
|
||
|
+
|
||
|
+ return ret;
|
||
|
+}
|
||
|
+
|
||
|
+static int rochchip_p3phy_exit(struct phy *phy)
|
||
|
+{
|
||
|
+ struct rockchip_p3phy_priv *priv = phy_get_drvdata(phy);
|
||
|
+
|
||
|
+ clk_bulk_disable_unprepare(priv->num_clks, priv->clks);
|
||
|
+ reset_control_assert(priv->p30phy);
|
||
|
+ return 0;
|
||
|
+}
|
||
|
+
|
||
|
+static const struct phy_ops rochchip_p3phy_ops = {
|
||
|
+ .init = rochchip_p3phy_init,
|
||
|
+ .exit = rochchip_p3phy_exit,
|
||
|
+ .set_mode = rockchip_p3phy_set_mode,
|
||
|
+ .owner = THIS_MODULE,
|
||
|
+};
|
||
|
+
|
||
|
+static int rockchip_p3phy_probe(struct platform_device *pdev)
|
||
|
+{
|
||
|
+ struct phy_provider *phy_provider;
|
||
|
+ struct device *dev = &pdev->dev;
|
||
|
+ struct rockchip_p3phy_priv *priv;
|
||
|
+ struct device_node *np = dev->of_node;
|
||
|
+ struct resource *res;
|
||
|
+ int ret;
|
||
|
+ u32 val, reg;
|
||
|
+
|
||
|
+ priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
|
||
|
+ if (!priv)
|
||
|
+ return -ENOMEM;
|
||
|
+
|
||
|
+ res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
|
||
|
+ priv->mmio = devm_ioremap_resource(dev, res);
|
||
|
+ if (IS_ERR(priv->mmio)) {
|
||
|
+ ret = PTR_ERR(priv->mmio);
|
||
|
+ return ret;
|
||
|
+ }
|
||
|
+
|
||
|
+ priv->ops = of_device_get_match_data(&pdev->dev);
|
||
|
+ if (!priv->ops) {
|
||
|
+ dev_err(&pdev->dev, "no of match data provided\n");
|
||
|
+ return -EINVAL;
|
||
|
+ }
|
||
|
+
|
||
|
+ priv->phy_grf = syscon_regmap_lookup_by_phandle(np, "rockchip,phy-grf");
|
||
|
+ if (IS_ERR(priv->phy_grf)) {
|
||
|
+ dev_err(dev, "failed to find rockchip,phy_grf regmap\n");
|
||
|
+ return PTR_ERR(priv->phy_grf);
|
||
|
+ }
|
||
|
+
|
||
|
+ priv->pipe_grf = syscon_regmap_lookup_by_phandle(dev->of_node,
|
||
|
+ "rockchip,pipe-grf");
|
||
|
+ if (IS_ERR(priv->pipe_grf))
|
||
|
+ dev_info(dev, "failed to find rockchip,pipe_grf regmap\n");
|
||
|
+
|
||
|
+ ret = device_property_read_u32(dev, "rockchip,pcie30-phymode", &val);
|
||
|
+ if (!ret)
|
||
|
+ priv->pcie30_phymode = val;
|
||
|
+ else
|
||
|
+ priv->pcie30_phymode = PHY_MODE_PCIE_AGGREGATION;
|
||
|
+
|
||
|
+ /* Select correct pcie30_phymode */
|
||
|
+ if (priv->pcie30_phymode > 4)
|
||
|
+ priv->pcie30_phymode = PHY_MODE_PCIE_AGGREGATION;
|
||
|
+
|
||
|
+ regmap_write(priv->phy_grf, RK3588_PCIE3PHY_GRF_CMN_CON0,
|
||
|
+ (0x7<<16) | priv->pcie30_phymode);
|
||
|
+
|
||
|
+ /* Set pcie1ln_sel in PHP_GRF_PCIESEL_CON */
|
||
|
+ if (!IS_ERR(priv->pipe_grf)) {
|
||
|
+ reg = priv->pcie30_phymode & 3;
|
||
|
+ if (reg)
|
||
|
+ regmap_write(priv->pipe_grf, PHP_GRF_PCIESEL_CON,
|
||
|
+ (reg << 16) | reg);
|
||
|
+ }
|
||
|
+
|
||
|
+ priv->phy = devm_phy_create(dev, NULL, &rochchip_p3phy_ops);
|
||
|
+ if (IS_ERR(priv->phy)) {
|
||
|
+ dev_err(dev, "failed to create combphy\n");
|
||
|
+ return PTR_ERR(priv->phy);
|
||
|
+ }
|
||
|
+
|
||
|
+ priv->p30phy = devm_reset_control_get_exclusive(dev, "phy");
|
||
|
+ if (IS_ERR(priv->p30phy)) {
|
||
|
+ dev_warn(dev, "no phy reset control specified\n");
|
||
|
+ priv->p30phy = NULL;
|
||
|
+ }
|
||
|
+
|
||
|
+ priv->num_clks = devm_clk_bulk_get_all(dev, &priv->clks);
|
||
|
+ if (priv->num_clks < 1)
|
||
|
+ return -ENODEV;
|
||
|
+
|
||
|
+ dev_set_drvdata(dev, priv);
|
||
|
+ phy_set_drvdata(priv->phy, priv);
|
||
|
+ phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
|
||
|
+ return PTR_ERR_OR_ZERO(phy_provider);
|
||
|
+}
|
||
|
+
|
||
|
+static const struct of_device_id rockchip_p3phy_of_match[] = {
|
||
|
+ { .compatible = "rockchip,rk3568-pcie3-phy", .data = &rk3568_ops },
|
||
|
+ { .compatible = "rockchip,rk3588-pcie3-phy", .data = &rk3588_ops },
|
||
|
+ { },
|
||
|
+};
|
||
|
+MODULE_DEVICE_TABLE(of, rockchip_p3phy_of_match);
|
||
|
+
|
||
|
+static struct platform_driver rockchip_p3phy_driver = {
|
||
|
+ .probe = rockchip_p3phy_probe,
|
||
|
+ .driver = {
|
||
|
+ .name = "rockchip-snps-pcie3-phy",
|
||
|
+ .of_match_table = rockchip_p3phy_of_match,
|
||
|
+ },
|
||
|
+};
|
||
|
+module_platform_driver(rockchip_p3phy_driver);
|
||
|
+MODULE_DESCRIPTION("Rockchip Synopsys PCIe 3.0 PHY driver");
|
||
|
+MODULE_LICENSE("GPL");
|
||
|
diff --git a/include/linux/phy/pcie.h b/include/linux/phy/pcie.h
|
||
|
new file mode 100644
|
||
|
index 000000000000..93c997f520fe
|
||
|
--- /dev/null
|
||
|
+++ b/include/linux/phy/pcie.h
|
||
|
@@ -0,0 +1,12 @@
|
||
|
+/* SPDX-License-Identifier: GPL-2.0 */
|
||
|
+/*
|
||
|
+ * Copyright (c) 2021 Rockchip Electronics Co., Ltd.
|
||
|
+ */
|
||
|
+#ifndef __PHY_PCIE_H
|
||
|
+#define __PHY_PCIE_H
|
||
|
+
|
||
|
+#define PHY_MODE_PCIE_RC 20
|
||
|
+#define PHY_MODE_PCIE_EP 21
|
||
|
+#define PHY_MODE_PCIE_BIFURCATION 22
|
||
|
+
|
||
|
+#endif
|
||
|
diff --git a/drivers/pci/controller/dwc/pcie-dw-rockchip.c b/drivers/pci/controller/dwc/pcie-dw-rockchip.c
|
||
|
index b00832d653ea..79e909df241c 100644
|
||
|
--- a/drivers/pci/controller/dwc/pcie-dw-rockchip.c
|
||
|
+++ b/drivers/pci/controller/dwc/pcie-dw-rockchip.c
|
||
|
@@ -20,6 +20,7 @@
|
||
|
#include <linux/platform_device.h>
|
||
|
#include <linux/regmap.h>
|
||
|
#include <linux/reset.h>
|
||
|
+#include <linux/phy/pcie.h>
|
||
|
|
||
|
#include "pcie-designware.h"
|
||
|
|
||
|
@@ -58,6 +59,7 @@ struct rockchip_pcie {
|
||
|
struct gpio_desc *rst_gpio;
|
||
|
struct regulator *vpcie3v3;
|
||
|
struct irq_domain *irq_domain;
|
||
|
+ bool bifurcation;
|
||
|
};
|
||
|
|
||
|
static int rockchip_pcie_readl_apb(struct rockchip_pcie *rockchip,
|
||
|
@@ -259,6 +261,12 @@ static int rockchip_pcie_phy_init(struct rockchip_pcie *rockchip)
|
||
|
return dev_err_probe(dev, PTR_ERR(rockchip->phy),
|
||
|
"missing PHY\n");
|
||
|
|
||
|
+ if (rockchip->bifurcation) {
|
||
|
+ ret = phy_set_mode_ext(rockchip->phy, PHY_MODE_PCIE, PHY_MODE_PCIE_BIFURCATION);
|
||
|
+ if (ret)
|
||
|
+ return ret;
|
||
|
+ }
|
||
|
+
|
||
|
ret = phy_init(rockchip->phy);
|
||
|
if (ret < 0)
|
||
|
return ret;
|
||
|
@@ -319,6 +327,9 @@ static int rockchip_pcie_probe(struct platform_device *pdev)
|
||
|
}
|
||
|
}
|
||
|
|
||
|
+ if (device_property_read_bool(dev, "bifurcation"))
|
||
|
+ rockchip->bifurcation = true;
|
||
|
+
|
||
|
ret = rockchip_pcie_phy_init(rockchip);
|
||
|
if (ret)
|
||
|
goto disable_regulator;
|
||
|
diff --git a/arch/arm64/boot/dts/rockchip/rk3568.dtsi b/arch/arm64/boot/dts/rockchip/rk3568.dtsi
|
||
|
index 5eafddf62edc..c249fbb6e9f3 100644
|
||
|
--- a/arch/arm64/boot/dts/rockchip/rk3568.dtsi
|
||
|
+++ b/arch/arm64/boot/dts/rockchip/rk3568.dtsi
|
||
|
@@ -42,6 +42,128 @@ qos_sata0: qos@fe190200 {
|
||
|
reg = <0x0 0xfe190200 0x0 0x20>;
|
||
|
};
|
||
|
|
||
|
+ pcie30_phy_grf: syscon@fdcb8000 {
|
||
|
+ compatible = "rockchip,rk3568-pcie3-phy-grf", "syscon";
|
||
|
+ reg = <0x0 0xfdcb8000 0x0 0x10000>;
|
||
|
+ };
|
||
|
+
|
||
|
+ pcie30phy: phy@fe8c0000 {
|
||
|
+ compatible = "rockchip,rk3568-pcie3-phy";
|
||
|
+ reg = <0x0 0xfe8c0000 0x0 0x20000>;
|
||
|
+ #phy-cells = <0>;
|
||
|
+ clocks = <&pmucru CLK_PCIE30PHY_REF_M>, <&pmucru CLK_PCIE30PHY_REF_N>,
|
||
|
+ <&cru PCLK_PCIE30PHY>;
|
||
|
+ clock-names = "refclk_m", "refclk_n", "pclk";
|
||
|
+ resets = <&cru SRST_PCIE30PHY>;
|
||
|
+ reset-names = "phy";
|
||
|
+ rockchip,phy-grf = <&pcie30_phy_grf>;
|
||
|
+ status = "disabled";
|
||
|
+ };
|
||
|
+
|
||
|
+ pcie3x1: pcie@fe270000 {
|
||
|
+ compatible = "rockchip,rk3568-pcie";
|
||
|
+ #address-cells = <3>;
|
||
|
+ #size-cells = <2>;
|
||
|
+ bus-range = <0x10 0x1f>;
|
||
|
+ clocks = <&cru ACLK_PCIE30X1_MST>, <&cru ACLK_PCIE30X1_SLV>,
|
||
|
+ <&cru ACLK_PCIE30X1_DBI>, <&cru PCLK_PCIE30X1>,
|
||
|
+ <&cru CLK_PCIE30X1_AUX_NDFT>;
|
||
|
+ clock-names = "aclk_mst", "aclk_slv",
|
||
|
+ "aclk_dbi", "pclk", "aux";
|
||
|
+ device_type = "pci";
|
||
|
+ interrupts = <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>,
|
||
|
+ <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>,
|
||
|
+ <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>,
|
||
|
+ <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>,
|
||
|
+ <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
|
||
|
+ interrupt-names = "sys", "pmc", "msg", "legacy", "err";
|
||
|
+ #interrupt-cells = <1>;
|
||
|
+ interrupt-map-mask = <0 0 0 7>;
|
||
|
+ interrupt-map = <0 0 0 1 &pcie3x1_intc 0>,
|
||
|
+ <0 0 0 2 &pcie3x1_intc 1>,
|
||
|
+ <0 0 0 3 &pcie3x1_intc 2>,
|
||
|
+ <0 0 0 4 &pcie3x1_intc 3>;
|
||
|
+ linux,pci-domain = <1>;
|
||
|
+ num-ib-windows = <6>;
|
||
|
+ num-ob-windows = <2>;
|
||
|
+ max-link-speed = <3>;
|
||
|
+ msi-map = <0x1000 &gic 0x1000 0x1000>;
|
||
|
+ num-lanes = <1>;
|
||
|
+ phys = <&pcie30phy>;
|
||
|
+ phy-names = "pcie-phy";
|
||
|
+ power-domains = <&power RK3568_PD_PIPE>;
|
||
|
+ reg = <0x3 0xc0400000 0x0 0x00400000>,
|
||
|
+ <0x0 0xfe270000 0x0 0x00010000>,
|
||
|
+ <0x3 0x40000000 0x0 0x01000000>;
|
||
|
+ ranges = <0x01000000 0x0 0x01000000 0x3 0x41000000 0x0 0x00100000>,
|
||
|
+ <0x02000000 0x0 0x02000000 0x3 0x41100000 0x0 0x3ef00000>;
|
||
|
+ reg-names = "dbi", "apb", "config";
|
||
|
+ resets = <&cru SRST_PCIE30X1_POWERUP>;
|
||
|
+ reset-names = "pipe";
|
||
|
+ /* bifurcation; lane1 when using 1+1 */
|
||
|
+ status = "disabled";
|
||
|
+
|
||
|
+ pcie3x1_intc: legacy-interrupt-controller {
|
||
|
+ interrupt-controller;
|
||
|
+ #address-cells = <0>;
|
||
|
+ #interrupt-cells = <1>;
|
||
|
+ interrupt-parent = <&gic>;
|
||
|
+ interrupts = <GIC_SPI 157 IRQ_TYPE_EDGE_RISING>;
|
||
|
+ };
|
||
|
+ };
|
||
|
+
|
||
|
+ pcie3x2: pcie@fe280000 {
|
||
|
+ compatible = "rockchip,rk3568-pcie";
|
||
|
+ #address-cells = <3>;
|
||
|
+ #size-cells = <2>;
|
||
|
+ bus-range = <0x20 0x2f>;
|
||
|
+ clocks = <&cru ACLK_PCIE30X2_MST>, <&cru ACLK_PCIE30X2_SLV>,
|
||
|
+ <&cru ACLK_PCIE30X2_DBI>, <&cru PCLK_PCIE30X2>,
|
||
|
+ <&cru CLK_PCIE30X2_AUX_NDFT>;
|
||
|
+ clock-names = "aclk_mst", "aclk_slv",
|
||
|
+ "aclk_dbi", "pclk", "aux";
|
||
|
+ device_type = "pci";
|
||
|
+ interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>,
|
||
|
+ <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>,
|
||
|
+ <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>,
|
||
|
+ <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>,
|
||
|
+ <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>;
|
||
|
+ interrupt-names = "sys", "pmc", "msg", "legacy", "err";
|
||
|
+ #interrupt-cells = <1>;
|
||
|
+ interrupt-map-mask = <0 0 0 7>;
|
||
|
+ interrupt-map = <0 0 0 1 &pcie3x2_intc 0>,
|
||
|
+ <0 0 0 2 &pcie3x2_intc 1>,
|
||
|
+ <0 0 0 3 &pcie3x2_intc 2>,
|
||
|
+ <0 0 0 4 &pcie3x2_intc 3>;
|
||
|
+ linux,pci-domain = <2>;
|
||
|
+ num-ib-windows = <6>;
|
||
|
+ num-ob-windows = <2>;
|
||
|
+ max-link-speed = <3>;
|
||
|
+ msi-map = <0x2000 &gic 0x2000 0x1000>;
|
||
|
+ num-lanes = <2>;
|
||
|
+ phys = <&pcie30phy>;
|
||
|
+ phy-names = "pcie-phy";
|
||
|
+ power-domains = <&power RK3568_PD_PIPE>;
|
||
|
+ reg = <0x3 0xc0800000 0x0 0x00400000>,
|
||
|
+ <0x0 0xfe280000 0x0 0x00010000>,
|
||
|
+ <0x3 0x80000000 0x0 0x01000000>;
|
||
|
+ ranges = <0x01000000 0x0 0x01000000 0x3 0x81000000 0x0 0x00100000>,
|
||
|
+ <0x02000000 0x0 0x02000000 0x3 0x81100000 0x0 0x3ef00000>;
|
||
|
+ reg-names = "dbi", "apb", "config";
|
||
|
+ resets = <&cru SRST_PCIE30X2_POWERUP>;
|
||
|
+ reset-names = "pipe";
|
||
|
+ /* bifurcation; lane0 when using 1+1 */
|
||
|
+ status = "disabled";
|
||
|
+
|
||
|
+ pcie3x2_intc: legacy-interrupt-controller {
|
||
|
+ interrupt-controller;
|
||
|
+ #address-cells = <0>;
|
||
|
+ #interrupt-cells = <1>;
|
||
|
+ interrupt-parent = <&gic>;
|
||
|
+ interrupts = <GIC_SPI 162 IRQ_TYPE_EDGE_RISING>;
|
||
|
+ };
|
||
|
+ };
|
||
|
+
|
||
|
gmac0: ethernet@fe2a0000 {
|
||
|
compatible = "rockchip,rk3568-gmac", "snps,dwmac-4.20a";
|
||
|
reg = <0x0 0xfe2a0000 0x0 0x10000>;
|
||
|
diff --git a/drivers/pci/controller/dwc/pcie-dw-rockchip.c b/drivers/pci/controller/dwc/pcie-dw-rockchip.c
|
||
|
index 79e909df241c..21cb697a5be1 100644
|
||
|
--- a/drivers/pci/controller/dwc/pcie-dw-rockchip.c
|
||
|
+++ b/drivers/pci/controller/dwc/pcie-dw-rockchip.c
|
||
|
@@ -60,6 +60,7 @@ struct rockchip_pcie {
|
||
|
struct regulator *vpcie3v3;
|
||
|
struct irq_domain *irq_domain;
|
||
|
bool bifurcation;
|
||
|
+ u32 lane_map[2];
|
||
|
};
|
||
|
|
||
|
static int rockchip_pcie_readl_apb(struct rockchip_pcie *rockchip,
|
||
|
@@ -293,8 +294,10 @@ static int rockchip_pcie_probe(struct platform_device *pdev)
|
||
|
{
|
||
|
struct device *dev = &pdev->dev;
|
||
|
struct rockchip_pcie *rockchip;
|
||
|
+ unsigned int lanecnt = 0;
|
||
|
struct dw_pcie_rp *pp;
|
||
|
int ret;
|
||
|
+ int len;
|
||
|
|
||
|
rockchip = devm_kzalloc(dev, sizeof(*rockchip), GFP_KERNEL);
|
||
|
if (!rockchip)
|
||
|
@@ -327,8 +330,16 @@ static int rockchip_pcie_probe(struct platform_device *pdev)
|
||
|
}
|
||
|
}
|
||
|
|
||
|
- if (device_property_read_bool(dev, "bifurcation"))
|
||
|
- rockchip->bifurcation = true;
|
||
|
+ len = of_property_read_variable_u32_array(dev->of_node, "lane-map", rockchip->lane_map,
|
||
|
+ 2, ARRAY_SIZE(rockchip->lane_map));
|
||
|
+
|
||
|
+ for (int i = 0; i < len; i++)
|
||
|
+ if (rockchip->lane_map[i])
|
||
|
+ lanecnt++;
|
||
|
+
|
||
|
+ rockchip->bifurcation = ((lanecnt > 0) && (lanecnt != len));
|
||
|
+
|
||
|
+ dev_info(dev, "bifurcation: %s\n", rockchip->bifurcation ? "true" : "false");
|
||
|
|
||
|
ret = rockchip_pcie_phy_init(rockchip);
|
||
|
if (ret)
|