127 lines
4.0 KiB
Diff
127 lines
4.0 KiB
Diff
|
From ed3bb829b82c6b80f8aabac09503143bae50bff2 Mon Sep 17 00:00:00 2001
|
||
|
From: Sebastian Reichel <sebastian.reichel@collabora.com>
|
||
|
Date: Thu, 12 Jan 2023 19:20:37 +0100
|
||
|
Subject: [PATCH 435/464] arm64: dts: rockchip: rk3588: add USB2 support
|
||
|
|
||
|
This adds USB2 (EHCI & OHCI) ports including the related PHYs
|
||
|
and GRF modules to the rk3588(s) device tree.
|
||
|
|
||
|
Signed-off-by: Sebastian Reichel <sebastian.reichel@collabora.com>
|
||
|
---
|
||
|
arch/arm64/boot/dts/rockchip/rk3588s.dtsi | 94 +++++++++++++++++++++++
|
||
|
1 file changed, 94 insertions(+)
|
||
|
|
||
|
diff --git a/arch/arm64/boot/dts/rockchip/rk3588s.dtsi b/arch/arm64/boot/dts/rockchip/rk3588s.dtsi
|
||
|
index 1eb5a4add04b..2ee12ca98824 100644
|
||
|
--- a/arch/arm64/boot/dts/rockchip/rk3588s.dtsi
|
||
|
+++ b/arch/arm64/boot/dts/rockchip/rk3588s.dtsi
|
||
|
@@ -839,11 +839,105 @@ scmi_shmem: sram@0 {
|
||
|
};
|
||
|
};
|
||
|
|
||
|
+ usb_host0_ehci: usb@fc800000 {
|
||
|
+ compatible = "rockchip,rk3588-ehci", "generic-ehci";
|
||
|
+ reg = <0x0 0xfc800000 0x0 0x40000>;
|
||
|
+ interrupts = <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH 0>;
|
||
|
+ clocks = <&cru HCLK_HOST0>, <&cru HCLK_HOST_ARB0>, <&cru ACLK_USB>, <&u2phy2>;
|
||
|
+ phys = <&u2phy2_host>;
|
||
|
+ phy-names = "usb";
|
||
|
+ power-domains = <&power RK3588_PD_USB>;
|
||
|
+ status = "disabled";
|
||
|
+ };
|
||
|
+
|
||
|
+ usb_host0_ohci: usb@fc840000 {
|
||
|
+ compatible = "rockchip,rk3588-ohci", "generic-ohci";
|
||
|
+ reg = <0x0 0xfc840000 0x0 0x40000>;
|
||
|
+ interrupts = <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH 0>;
|
||
|
+ clocks = <&cru HCLK_HOST0>, <&cru HCLK_HOST_ARB0>, <&cru ACLK_USB>, <&u2phy2>;
|
||
|
+ phys = <&u2phy2_host>;
|
||
|
+ phy-names = "usb";
|
||
|
+ power-domains = <&power RK3588_PD_USB>;
|
||
|
+ status = "disabled";
|
||
|
+ };
|
||
|
+
|
||
|
+ usb_host1_ehci: usb@fc880000 {
|
||
|
+ compatible = "rockchip,rk3588-ehci", "generic-ehci";
|
||
|
+ reg = <0x0 0xfc880000 0x0 0x40000>;
|
||
|
+ interrupts = <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH 0>;
|
||
|
+ clocks = <&cru HCLK_HOST1>, <&cru HCLK_HOST_ARB1>, <&cru ACLK_USB>, <&u2phy3>;
|
||
|
+ phys = <&u2phy3_host>;
|
||
|
+ phy-names = "usb";
|
||
|
+ power-domains = <&power RK3588_PD_USB>;
|
||
|
+ status = "disabled";
|
||
|
+ };
|
||
|
+
|
||
|
+ usb_host1_ohci: usb@fc8c0000 {
|
||
|
+ compatible = "rockchip,rk3588-ohci", "generic-ohci";
|
||
|
+ reg = <0x0 0xfc8c0000 0x0 0x40000>;
|
||
|
+ interrupts = <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH 0>;
|
||
|
+ clocks = <&cru HCLK_HOST1>, <&cru HCLK_HOST_ARB1>, <&cru ACLK_USB>, <&u2phy3>;
|
||
|
+ phys = <&u2phy3_host>;
|
||
|
+ phy-names = "usb";
|
||
|
+ power-domains = <&power RK3588_PD_USB>;
|
||
|
+ status = "disabled";
|
||
|
+ };
|
||
|
+
|
||
|
sys_grf: syscon@fd58c000 {
|
||
|
compatible = "rockchip,rk3588-sys-grf", "syscon";
|
||
|
reg = <0x0 0xfd58c000 0x0 0x1000>;
|
||
|
};
|
||
|
|
||
|
+ usb2phy2_grf: syscon@fd5d8000 {
|
||
|
+ compatible = "rockchip,rk3588-usb2phy-grf", "syscon", "simple-mfd";
|
||
|
+ reg = <0x0 0xfd5d8000 0x0 0x4000>;
|
||
|
+ #address-cells = <1>;
|
||
|
+ #size-cells = <1>;
|
||
|
+
|
||
|
+ u2phy2: usb2-phy@8000 {
|
||
|
+ compatible = "rockchip,rk3588-usb2phy";
|
||
|
+ reg = <0x8000 0x10>;
|
||
|
+ interrupts = <GIC_SPI 391 IRQ_TYPE_LEVEL_HIGH 0>;
|
||
|
+ resets = <&cru SRST_OTGPHY_U2_0>, <&cru SRST_P_USB2PHY_U2_0_GRF0>;
|
||
|
+ reset-names = "phy", "apb";
|
||
|
+ clocks = <&cru CLK_USB2PHY_HDPTXRXPHY_REF>;
|
||
|
+ clock-names = "phyclk";
|
||
|
+ clock-output-names = "usb480m_phy2";
|
||
|
+ #clock-cells = <0>;
|
||
|
+ status = "disabled";
|
||
|
+
|
||
|
+ u2phy2_host: host-port {
|
||
|
+ #phy-cells = <0>;
|
||
|
+ status = "disabled";
|
||
|
+ };
|
||
|
+ };
|
||
|
+ };
|
||
|
+
|
||
|
+ usb2phy3_grf: syscon@fd5dc000 {
|
||
|
+ compatible = "rockchip,rk3588-usb2phy-grf", "syscon", "simple-mfd";
|
||
|
+ reg = <0x0 0xfd5dc000 0x0 0x4000>;
|
||
|
+ #address-cells = <1>;
|
||
|
+ #size-cells = <1>;
|
||
|
+
|
||
|
+ u2phy3: usb2-phy@c000 {
|
||
|
+ compatible = "rockchip,rk3588-usb2phy";
|
||
|
+ reg = <0xc000 0x10>;
|
||
|
+ interrupts = <GIC_SPI 392 IRQ_TYPE_LEVEL_HIGH 0>;
|
||
|
+ resets = <&cru SRST_OTGPHY_U2_1>, <&cru SRST_P_USB2PHY_U2_1_GRF0>;
|
||
|
+ reset-names = "phy", "apb";
|
||
|
+ clocks = <&cru CLK_USB2PHY_HDPTXRXPHY_REF>;
|
||
|
+ clock-names = "phyclk";
|
||
|
+ clock-output-names = "usb480m_phy3";
|
||
|
+ #clock-cells = <0>;
|
||
|
+ status = "disabled";
|
||
|
+
|
||
|
+ u2phy3_host: host-port {
|
||
|
+ #phy-cells = <0>;
|
||
|
+ status = "disabled";
|
||
|
+ };
|
||
|
+ };
|
||
|
+ };
|
||
|
+
|
||
|
bigcore0_grf: syscon@fd590000 {
|
||
|
compatible = "rockchip,rk3588-bigcore0-grf", "syscon";
|
||
|
reg = <0x0 0xfd590000 0x0 0x100>;
|
||
|
--
|
||
|
2.34.1
|
||
|
|